avr.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309
  1. /* Opcode table for the Atmel AVR micro controllers.
  2. Copyright (C) 2000-2015 Free Software Foundation, Inc.
  3. Contributed by Denis Chertykov <denisc@overta.ru>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 3, or (at your option)
  7. any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
  15. MA 02110-1301, USA. */
  16. #define AVR_ISA_1200 0x0001 /* In the beginning there was ... */
  17. #define AVR_ISA_LPM 0x0002 /* device has LPM */
  18. #define AVR_ISA_LPMX 0x0004 /* device has LPM Rd,Z[+] */
  19. #define AVR_ISA_SRAM 0x0008 /* device has SRAM (LD, ST, PUSH, POP, ...) */
  20. #define AVR_ISA_TINY 0x0010 /* device has Tiny core specific encodings */
  21. #define AVR_ISA_MEGA 0x0020 /* device has >8K program memory (JMP and CALL
  22. supported, no 8K wrap on RJMP and RCALL) */
  23. #define AVR_ISA_MUL 0x0040 /* device has new core (MUL, FMUL, ...) */
  24. #define AVR_ISA_ELPM 0x0080 /* device has >64K program memory (ELPM) */
  25. #define AVR_ISA_ELPMX 0x0100 /* device has ELPM Rd,Z[+] */
  26. #define AVR_ISA_SPM 0x0200 /* device can program itself */
  27. #define AVR_ISA_BRK 0x0400 /* device has BREAK (on-chip debug) */
  28. #define AVR_ISA_EIND 0x0800 /* device has >128K program memory (none yet) */
  29. #define AVR_ISA_MOVW 0x1000 /* device has MOVW */
  30. #define AVR_ISA_SPMX 0x2000 /* device has SPM Z[+] */
  31. #define AVR_ISA_DES 0x4000 /* device has DES */
  32. #define AVR_ISA_RMW 0x8000 /* device has RMW instructions XCH,LAC,LAS,LAT */
  33. #define AVR_ISA_TINY1 (AVR_ISA_1200 | AVR_ISA_LPM)
  34. #define AVR_ISA_2xxx (AVR_ISA_TINY1 | AVR_ISA_SRAM)
  35. #define AVR_ISA_2xxxa (AVR_ISA_1200 | AVR_ISA_SRAM)
  36. /* For the attiny26 which is missing LPM Rd,Z+. */
  37. #define AVR_ISA_2xxe (AVR_ISA_2xxx | AVR_ISA_LPMX)
  38. #define AVR_ISA_RF401 (AVR_ISA_2xxx | AVR_ISA_MOVW | AVR_ISA_LPMX)
  39. #define AVR_ISA_TINY2 (AVR_ISA_2xxx | AVR_ISA_MOVW | AVR_ISA_LPMX | \
  40. AVR_ISA_SPM | AVR_ISA_BRK)
  41. #define AVR_ISA_M603 (AVR_ISA_2xxx | AVR_ISA_MEGA)
  42. #define AVR_ISA_M103 (AVR_ISA_M603 | AVR_ISA_ELPM)
  43. #define AVR_ISA_M8 (AVR_ISA_2xxx | AVR_ISA_MUL | AVR_ISA_MOVW | \
  44. AVR_ISA_LPMX | AVR_ISA_SPM)
  45. #define AVR_ISA_PWMx (AVR_ISA_M8 | AVR_ISA_BRK)
  46. #define AVR_ISA_M161 (AVR_ISA_M603 | AVR_ISA_MUL | AVR_ISA_MOVW | \
  47. AVR_ISA_LPMX | AVR_ISA_SPM)
  48. #define AVR_ISA_94K (AVR_ISA_M603 | AVR_ISA_MUL | AVR_ISA_MOVW | AVR_ISA_LPMX)
  49. #define AVR_ISA_M323 (AVR_ISA_M161 | AVR_ISA_BRK)
  50. #define AVR_ISA_M128 (AVR_ISA_M323 | AVR_ISA_ELPM | AVR_ISA_ELPMX)
  51. #define AVR_ISA_M256 (AVR_ISA_M128 | AVR_ISA_EIND)
  52. #define AVR_ISA_XMEGA (AVR_ISA_M256 | AVR_ISA_SPMX | AVR_ISA_DES)
  53. #define AVR_ISA_XMEGAU (AVR_ISA_XMEGA | AVR_ISA_RMW)
  54. #define AVR_ISA_AVR1 AVR_ISA_TINY1
  55. #define AVR_ISA_AVR2 AVR_ISA_2xxx
  56. #define AVR_ISA_AVR25 AVR_ISA_TINY2
  57. #define AVR_ISA_AVR3 AVR_ISA_M603
  58. #define AVR_ISA_AVR31 AVR_ISA_M103
  59. #define AVR_ISA_AVR35 (AVR_ISA_AVR3 | AVR_ISA_MOVW | \
  60. AVR_ISA_LPMX | AVR_ISA_SPM | AVR_ISA_BRK)
  61. #define AVR_ISA_AVR3_ALL (AVR_ISA_AVR3 | AVR_ISA_AVR31 | AVR_ISA_AVR35)
  62. #define AVR_ISA_AVR4 AVR_ISA_PWMx
  63. #define AVR_ISA_AVR5 AVR_ISA_M323
  64. #define AVR_ISA_AVR51 AVR_ISA_M128
  65. #define AVR_ISA_AVR6 (AVR_ISA_1200 | AVR_ISA_LPM | AVR_ISA_LPMX | \
  66. AVR_ISA_SRAM | AVR_ISA_MEGA | AVR_ISA_MUL | \
  67. AVR_ISA_ELPM | AVR_ISA_ELPMX | AVR_ISA_SPM | \
  68. AVR_ISA_BRK | AVR_ISA_EIND | AVR_ISA_MOVW)
  69. #define AVR_ISA_AVRTINY (AVR_ISA_1200 | AVR_ISA_BRK | AVR_ISA_SRAM | \
  70. AVR_ISA_TINY)
  71. #define REGISTER_P(x) ((x) == 'r' \
  72. || (x) == 'd' \
  73. || (x) == 'w' \
  74. || (x) == 'a' \
  75. || (x) == 'v')
  76. /* Undefined combination of operands - does the register
  77. operand overlap with pre-decremented or post-incremented
  78. pointer register (like ld r31,Z+)? */
  79. #define AVR_UNDEF_P(x) (((x) & 0xFFED) == 0x91E5 || \
  80. ((x) & 0xFDEF) == 0x91AD || ((x) & 0xFDEF) == 0x91AE || \
  81. ((x) & 0xFDEF) == 0x91C9 || ((x) & 0xFDEF) == 0x91CA || \
  82. ((x) & 0xFDEF) == 0x91E1 || ((x) & 0xFDEF) == 0x91E2)
  83. /* Is this a skip instruction {cpse,sbic,sbis,sbrc,sbrs}? */
  84. #define AVR_SKIP_P(x) (((x) & 0xFC00) == 0x1000 || \
  85. ((x) & 0xFD00) == 0x9900 || ((x) & 0xFC08) == 0xFC00)
  86. /* Is this `ldd r,b+0' or `std b+0,r' (b={Y,Z}, disassembled as
  87. `ld r,b' or `st b,r' respectively - next opcode entry)? */
  88. #define AVR_DISP0_P(x) (((x) & 0xFC07) == 0x8000)
  89. /* Constraint letters:
  90. r - any register
  91. d - `ldi' register (r16-r31)
  92. v - `movw' even register (r0, r2, ..., r28, r30)
  93. a - `fmul' register (r16-r23)
  94. w - `adiw' register (r24,r26,r28,r30)
  95. e - pointer registers (X,Y,Z)
  96. b - base pointer register and displacement ([YZ]+disp)
  97. z - Z pointer register (for [e]lpm Rd,Z[+])
  98. M - immediate value from 0 to 255
  99. n - immediate value from 0 to 255 ( n = ~M ). Relocation impossible
  100. s - immediate value from 0 to 7
  101. P - Port address value from 0 to 63. (in, out)
  102. p - Port address value from 0 to 31. (cbi, sbi, sbic, sbis)
  103. K - immediate value from 0 to 63 (used in `adiw', `sbiw')
  104. i - immediate value
  105. j - 7 bit immediate value from 0x40 to 0xBF (for 16-bit 'lds'/'sts')
  106. l - signed pc relative offset from -64 to 63
  107. L - signed pc relative offset from -2048 to 2047
  108. h - absolute code address (call, jmp)
  109. S - immediate value from 0 to 7 (S = s << 4)
  110. E - immediate value from 0 to 15, shifted left by 4 (des)
  111. ? - use this opcode entry if no parameters, else use next opcode entry
  112. Order is important - some binary opcodes have more than one name,
  113. the disassembler will only see the first match.
  114. Remaining undefined opcodes (1699 total - some of them might work
  115. as normal instructions if not all of the bits are decoded):
  116. 0x0001...0x00ff (255) (known to be decoded as `nop' by the old core)
  117. "100100xxxxxxx011" (128) 0x9[0-3][0-9a-f][3b]
  118. "100100xxxxxx1000" (64) 0x9[0-3][0-9a-f]8
  119. "1001010xxxxx0100" (32) 0x9[45][0-9a-f]4
  120. "1001010x001x1001" (4) 0x9[45][23]9
  121. "1001010x01xx1001" (8) 0x9[45][4-7]9
  122. "1001010x1xxx1001" (16) 0x9[45][8-9a-f]9
  123. "1001010xxxxx1011" (32) 0x9[45][0-9a-f]b
  124. "10010101001x1000" (2) 0x95[23]8
  125. "1001010101xx1000" (4) 0x95[4-7]8
  126. "1001010110111000" (1) 0x95b8
  127. "1001010111111000" (1) 0x95f8 (`espm' removed in databook update)
  128. "11111xxxxxxx1xxx" (1024) 0xf[8-9a-f][0-9a-f][8-9a-f]
  129. */
  130. AVR_INSN (clc, "", "1001010010001000", 1, AVR_ISA_1200, 0x9488)
  131. AVR_INSN (clh, "", "1001010011011000", 1, AVR_ISA_1200, 0x94d8)
  132. AVR_INSN (cli, "", "1001010011111000", 1, AVR_ISA_1200, 0x94f8)
  133. AVR_INSN (cln, "", "1001010010101000", 1, AVR_ISA_1200, 0x94a8)
  134. AVR_INSN (cls, "", "1001010011001000", 1, AVR_ISA_1200, 0x94c8)
  135. AVR_INSN (clt, "", "1001010011101000", 1, AVR_ISA_1200, 0x94e8)
  136. AVR_INSN (clv, "", "1001010010111000", 1, AVR_ISA_1200, 0x94b8)
  137. AVR_INSN (clz, "", "1001010010011000", 1, AVR_ISA_1200, 0x9498)
  138. AVR_INSN (sec, "", "1001010000001000", 1, AVR_ISA_1200, 0x9408)
  139. AVR_INSN (seh, "", "1001010001011000", 1, AVR_ISA_1200, 0x9458)
  140. AVR_INSN (sei, "", "1001010001111000", 1, AVR_ISA_1200, 0x9478)
  141. AVR_INSN (sen, "", "1001010000101000", 1, AVR_ISA_1200, 0x9428)
  142. AVR_INSN (ses, "", "1001010001001000", 1, AVR_ISA_1200, 0x9448)
  143. AVR_INSN (set, "", "1001010001101000", 1, AVR_ISA_1200, 0x9468)
  144. AVR_INSN (sev, "", "1001010000111000", 1, AVR_ISA_1200, 0x9438)
  145. AVR_INSN (sez, "", "1001010000011000", 1, AVR_ISA_1200, 0x9418)
  146. /* Same as {cl,se}[chinstvz] above. */
  147. AVR_INSN (bclr, "S", "100101001SSS1000", 1, AVR_ISA_1200, 0x9488)
  148. AVR_INSN (bset, "S", "100101000SSS1000", 1, AVR_ISA_1200, 0x9408)
  149. AVR_INSN (icall,"", "1001010100001001", 1, AVR_ISA_2xxxa,0x9509)
  150. AVR_INSN (ijmp, "", "1001010000001001", 1, AVR_ISA_2xxxa,0x9409)
  151. AVR_INSN (lpm, "?", "1001010111001000", 1, AVR_ISA_TINY1,0x95c8)
  152. AVR_INSN (lpm, "r,z", "1001000ddddd010+", 1, AVR_ISA_LPMX, 0x9004)
  153. AVR_INSN (elpm, "?", "1001010111011000", 1, AVR_ISA_ELPM, 0x95d8)
  154. AVR_INSN (elpm, "r,z", "1001000ddddd011+", 1, AVR_ISA_ELPMX,0x9006)
  155. AVR_INSN (nop, "", "0000000000000000", 1, AVR_ISA_1200, 0x0000)
  156. AVR_INSN (ret, "", "1001010100001000", 1, AVR_ISA_1200, 0x9508)
  157. AVR_INSN (reti, "", "1001010100011000", 1, AVR_ISA_1200, 0x9518)
  158. AVR_INSN (sleep,"", "1001010110001000", 1, AVR_ISA_1200, 0x9588)
  159. AVR_INSN (break,"", "1001010110011000", 1, AVR_ISA_BRK, 0x9598)
  160. AVR_INSN (wdr, "", "1001010110101000", 1, AVR_ISA_1200, 0x95a8)
  161. AVR_INSN (spm, "?", "1001010111101000", 1, AVR_ISA_SPM, 0x95e8)
  162. AVR_INSN (spm, "z", "10010101111+1000", 1, AVR_ISA_SPMX, 0x95e8)
  163. AVR_INSN (adc, "r,r", "000111rdddddrrrr", 1, AVR_ISA_1200, 0x1c00)
  164. AVR_INSN (add, "r,r", "000011rdddddrrrr", 1, AVR_ISA_1200, 0x0c00)
  165. AVR_INSN (and, "r,r", "001000rdddddrrrr", 1, AVR_ISA_1200, 0x2000)
  166. AVR_INSN (cp, "r,r", "000101rdddddrrrr", 1, AVR_ISA_1200, 0x1400)
  167. AVR_INSN (cpc, "r,r", "000001rdddddrrrr", 1, AVR_ISA_1200, 0x0400)
  168. AVR_INSN (cpse, "r,r", "000100rdddddrrrr", 1, AVR_ISA_1200, 0x1000)
  169. AVR_INSN (eor, "r,r", "001001rdddddrrrr", 1, AVR_ISA_1200, 0x2400)
  170. AVR_INSN (mov, "r,r", "001011rdddddrrrr", 1, AVR_ISA_1200, 0x2c00)
  171. AVR_INSN (mul, "r,r", "100111rdddddrrrr", 1, AVR_ISA_MUL, 0x9c00)
  172. AVR_INSN (or, "r,r", "001010rdddddrrrr", 1, AVR_ISA_1200, 0x2800)
  173. AVR_INSN (sbc, "r,r", "000010rdddddrrrr", 1, AVR_ISA_1200, 0x0800)
  174. AVR_INSN (sub, "r,r", "000110rdddddrrrr", 1, AVR_ISA_1200, 0x1800)
  175. /* Shorthand for {eor,add,adc,and} r,r above. */
  176. AVR_INSN (clr, "r=r", "001001rdddddrrrr", 1, AVR_ISA_1200, 0x2400)
  177. AVR_INSN (lsl, "r=r", "000011rdddddrrrr", 1, AVR_ISA_1200, 0x0c00)
  178. AVR_INSN (rol, "r=r", "000111rdddddrrrr", 1, AVR_ISA_1200, 0x1c00)
  179. AVR_INSN (tst, "r=r", "001000rdddddrrrr", 1, AVR_ISA_1200, 0x2000)
  180. AVR_INSN (andi, "d,M", "0111KKKKddddKKKK", 1, AVR_ISA_1200, 0x7000)
  181. /*XXX special case*/
  182. AVR_INSN (cbr, "d,n", "0111KKKKddddKKKK", 1, AVR_ISA_1200, 0x7000)
  183. AVR_INSN (ldi, "d,M", "1110KKKKddddKKKK", 1, AVR_ISA_1200, 0xe000)
  184. AVR_INSN (ser, "d", "11101111dddd1111", 1, AVR_ISA_1200, 0xef0f)
  185. AVR_INSN (ori, "d,M", "0110KKKKddddKKKK", 1, AVR_ISA_1200, 0x6000)
  186. AVR_INSN (sbr, "d,M", "0110KKKKddddKKKK", 1, AVR_ISA_1200, 0x6000)
  187. AVR_INSN (cpi, "d,M", "0011KKKKddddKKKK", 1, AVR_ISA_1200, 0x3000)
  188. AVR_INSN (sbci, "d,M", "0100KKKKddddKKKK", 1, AVR_ISA_1200, 0x4000)
  189. AVR_INSN (subi, "d,M", "0101KKKKddddKKKK", 1, AVR_ISA_1200, 0x5000)
  190. AVR_INSN (sbrc, "r,s", "1111110rrrrr0sss", 1, AVR_ISA_1200, 0xfc00)
  191. AVR_INSN (sbrs, "r,s", "1111111rrrrr0sss", 1, AVR_ISA_1200, 0xfe00)
  192. AVR_INSN (bld, "r,s", "1111100ddddd0sss", 1, AVR_ISA_1200, 0xf800)
  193. AVR_INSN (bst, "r,s", "1111101ddddd0sss", 1, AVR_ISA_1200, 0xfa00)
  194. AVR_INSN (in, "r,P", "10110PPdddddPPPP", 1, AVR_ISA_1200, 0xb000)
  195. AVR_INSN (out, "P,r", "10111PPrrrrrPPPP", 1, AVR_ISA_1200, 0xb800)
  196. AVR_INSN (adiw, "w,K", "10010110KKddKKKK", 1, AVR_ISA_2xxx, 0x9600)
  197. AVR_INSN (sbiw, "w,K", "10010111KKddKKKK", 1, AVR_ISA_2xxx, 0x9700)
  198. AVR_INSN (cbi, "p,s", "10011000pppppsss", 1, AVR_ISA_1200, 0x9800)
  199. AVR_INSN (sbi, "p,s", "10011010pppppsss", 1, AVR_ISA_1200, 0x9a00)
  200. AVR_INSN (sbic, "p,s", "10011001pppppsss", 1, AVR_ISA_1200, 0x9900)
  201. AVR_INSN (sbis, "p,s", "10011011pppppsss", 1, AVR_ISA_1200, 0x9b00)
  202. AVR_INSN (brcc, "l", "111101lllllll000", 1, AVR_ISA_1200, 0xf400)
  203. AVR_INSN (brcs, "l", "111100lllllll000", 1, AVR_ISA_1200, 0xf000)
  204. AVR_INSN (breq, "l", "111100lllllll001", 1, AVR_ISA_1200, 0xf001)
  205. AVR_INSN (brge, "l", "111101lllllll100", 1, AVR_ISA_1200, 0xf404)
  206. AVR_INSN (brhc, "l", "111101lllllll101", 1, AVR_ISA_1200, 0xf405)
  207. AVR_INSN (brhs, "l", "111100lllllll101", 1, AVR_ISA_1200, 0xf005)
  208. AVR_INSN (brid, "l", "111101lllllll111", 1, AVR_ISA_1200, 0xf407)
  209. AVR_INSN (brie, "l", "111100lllllll111", 1, AVR_ISA_1200, 0xf007)
  210. AVR_INSN (brlo, "l", "111100lllllll000", 1, AVR_ISA_1200, 0xf000)
  211. AVR_INSN (brlt, "l", "111100lllllll100", 1, AVR_ISA_1200, 0xf004)
  212. AVR_INSN (brmi, "l", "111100lllllll010", 1, AVR_ISA_1200, 0xf002)
  213. AVR_INSN (brne, "l", "111101lllllll001", 1, AVR_ISA_1200, 0xf401)
  214. AVR_INSN (brpl, "l", "111101lllllll010", 1, AVR_ISA_1200, 0xf402)
  215. AVR_INSN (brsh, "l", "111101lllllll000", 1, AVR_ISA_1200, 0xf400)
  216. AVR_INSN (brtc, "l", "111101lllllll110", 1, AVR_ISA_1200, 0xf406)
  217. AVR_INSN (brts, "l", "111100lllllll110", 1, AVR_ISA_1200, 0xf006)
  218. AVR_INSN (brvc, "l", "111101lllllll011", 1, AVR_ISA_1200, 0xf403)
  219. AVR_INSN (brvs, "l", "111100lllllll011", 1, AVR_ISA_1200, 0xf003)
  220. /* Same as br?? above. */
  221. AVR_INSN (brbc, "s,l", "111101lllllllsss", 1, AVR_ISA_1200, 0xf400)
  222. AVR_INSN (brbs, "s,l", "111100lllllllsss", 1, AVR_ISA_1200, 0xf000)
  223. AVR_INSN (rcall, "L", "1101LLLLLLLLLLLL", 1, AVR_ISA_1200, 0xd000)
  224. AVR_INSN (rjmp, "L", "1100LLLLLLLLLLLL", 1, AVR_ISA_1200, 0xc000)
  225. AVR_INSN (call, "h", "1001010hhhhh111h", 2, AVR_ISA_MEGA, 0x940e)
  226. AVR_INSN (jmp, "h", "1001010hhhhh110h", 2, AVR_ISA_MEGA, 0x940c)
  227. AVR_INSN (asr, "r", "1001010rrrrr0101", 1, AVR_ISA_1200, 0x9405)
  228. AVR_INSN (com, "r", "1001010rrrrr0000", 1, AVR_ISA_1200, 0x9400)
  229. AVR_INSN (dec, "r", "1001010rrrrr1010", 1, AVR_ISA_1200, 0x940a)
  230. AVR_INSN (inc, "r", "1001010rrrrr0011", 1, AVR_ISA_1200, 0x9403)
  231. AVR_INSN (lsr, "r", "1001010rrrrr0110", 1, AVR_ISA_1200, 0x9406)
  232. AVR_INSN (neg, "r", "1001010rrrrr0001", 1, AVR_ISA_1200, 0x9401)
  233. AVR_INSN (pop, "r", "1001000rrrrr1111", 1, AVR_ISA_2xxxa,0x900f)
  234. AVR_INSN (push, "r", "1001001rrrrr1111", 1, AVR_ISA_2xxxa,0x920f)
  235. AVR_INSN (ror, "r", "1001010rrrrr0111", 1, AVR_ISA_1200, 0x9407)
  236. AVR_INSN (swap, "r", "1001010rrrrr0010", 1, AVR_ISA_1200, 0x9402)
  237. /* Atomic memory operations for XMEGA. List before `sts'. */
  238. AVR_INSN (xch, "z,r", "1001001rrrrr0100", 1, AVR_ISA_RMW, 0x9204)
  239. AVR_INSN (las, "z,r", "1001001rrrrr0101", 1, AVR_ISA_RMW, 0x9205)
  240. AVR_INSN (lac, "z,r", "1001001rrrrr0110", 1, AVR_ISA_RMW, 0x9206)
  241. AVR_INSN (lat, "z,r", "1001001rrrrr0111", 1, AVR_ISA_RMW, 0x9207)
  242. /* Known to be decoded as `nop' by the old core. */
  243. AVR_INSN (movw, "v,v", "00000001ddddrrrr", 1, AVR_ISA_MOVW, 0x0100)
  244. AVR_INSN (muls, "d,d", "00000010ddddrrrr", 1, AVR_ISA_MUL, 0x0200)
  245. AVR_INSN (mulsu,"a,a", "000000110ddd0rrr", 1, AVR_ISA_MUL, 0x0300)
  246. AVR_INSN (fmul, "a,a", "000000110ddd1rrr", 1, AVR_ISA_MUL, 0x0308)
  247. AVR_INSN (fmuls,"a,a", "000000111ddd0rrr", 1, AVR_ISA_MUL, 0x0380)
  248. AVR_INSN (fmulsu,"a,a","000000111ddd1rrr", 1, AVR_ISA_MUL, 0x0388)
  249. AVR_INSN (sts, "j,d", "10101kkkddddkkkk", 1, AVR_ISA_TINY, 0xA800)
  250. AVR_INSN (sts, "i,r", "1001001ddddd0000", 2, AVR_ISA_2xxx, 0x9200)
  251. AVR_INSN (lds, "d,j", "10100kkkddddkkkk", 1, AVR_ISA_TINY, 0xA000)
  252. AVR_INSN (lds, "r,i", "1001000ddddd0000", 2, AVR_ISA_2xxx, 0x9000)
  253. /* Special case for b+0, `e' must be next entry after `b',
  254. b={Y=1,Z=0}, ee={X=11,Y=10,Z=00}, !=1 if -e or e+ or X. */
  255. AVR_INSN (ldd, "r,b", "10o0oo0dddddbooo", 1, AVR_ISA_2xxx, 0x8000)
  256. AVR_INSN (ld, "r,e", "100!000dddddee-+", 1, AVR_ISA_1200, 0x8000)
  257. AVR_INSN (std, "b,r", "10o0oo1rrrrrbooo", 1, AVR_ISA_2xxx, 0x8200)
  258. AVR_INSN (st, "e,r", "100!001rrrrree-+", 1, AVR_ISA_1200, 0x8200)
  259. /* These are for devices that don't exist yet
  260. (>128K program memory, PC = EIND:Z). */
  261. AVR_INSN (eicall, "", "1001010100011001", 1, AVR_ISA_EIND, 0x9519)
  262. AVR_INSN (eijmp, "", "1001010000011001", 1, AVR_ISA_EIND, 0x9419)
  263. /* DES instruction for encryption and decryption. */
  264. AVR_INSN (des, "E", "10010100EEEE1011", 1, AVR_ISA_DES, 0x940B)