xtensa-modules.c 497 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604166051660616607166081660916610166111661216613166141661516616166171661816619166201662116622166231662416625166261662716628166291663016631166321663316634166351663616637166381663916640166411664216643166441664516646166471664816649166501665116652166531665416655166561665716658166591666016661166621666316664166651666616667166681666916670166711667216673166741667516676166771667816679166801668116682166831668416685166861668716688166891669016691166921669316694166951669616697166981669916700167011670216703167041670516706167071670816709167101671116712167131671416715167161671716718167191672016721167221672316724167251672616727167281672916730167311673216733167341673516736167371673816739167401674116742167431674416745167461674716748167491675016751167521675316754167551675616757167581675916760167611676216763167641676516766167671676816769167701677116772167731677416775167761677716778167791678016781167821678316784167851678616787167881678916790167911679216793167941679516796167971679816799168001680116802168031680416805168061680716808168091681016811168121681316814168151681616817168181681916820168211682216823168241682516826168271682816829168301683116832168331683416835168361683716838168391684016841168421684316844168451684616847168481684916850168511685216853168541685516856168571685816859168601686116862168631686416865168661686716868168691687016871168721687316874168751687616877168781687916880168811688216883168841688516886168871688816889168901689116892168931689416895168961689716898168991690016901169021690316904169051690616907169081690916910169111691216913169141691516916169171691816919169201692116922169231692416925169261692716928169291693016931169321693316934169351693616937169381693916940169411694216943169441694516946169471694816949169501695116952169531695416955169561695716958169591696016961169621696316964169651696616967169681696916970169711697216973169741697516976169771697816979169801698116982169831698416985169861698716988169891699016991169921699316994169951699616997169981699917000170011700217003170041700517006170071700817009170101701117012170131701417015170161701717018170191702017021170221702317024170251702617027170281702917030170311703217033170341703517036170371703817039170401704117042170431704417045170461704717048170491705017051170521705317054170551705617057170581705917060170611706217063170641706517066170671706817069170701707117072170731707417075170761707717078170791708017081170821708317084170851708617087170881708917090170911709217093170941709517096170971709817099171001710117102171031710417105171061710717108171091711017111171121711317114171151711617117171181711917120171211712217123171241712517126171271712817129171301713117132171331713417135171361713717138171391714017141171421714317144171451714617147171481714917150171511715217153171541715517156171571715817159171601716117162171631716417165171661716717168171691717017171171721717317174171751717617177171781717917180171811718217183171841718517186171871718817189171901719117192171931719417195171961719717198171991720017201172021720317204172051720617207172081720917210172111721217213172141721517216172171721817219172201722117222172231722417225172261722717228172291723017231172321723317234172351723617237172381723917240172411724217243172441724517246172471724817249172501725117252172531725417255172561725717258172591726017261172621726317264172651726617267172681726917270172711727217273172741727517276172771727817279172801728117282172831728417285172861728717288172891729017291172921729317294172951729617297172981729917300173011730217303173041730517306173071730817309173101731117312173131731417315173161731717318173191732017321173221732317324173251732617327173281732917330173311733217333173341733517336173371733817339173401734117342173431734417345173461734717348173491735017351173521735317354173551735617357173581735917360173611736217363173641736517366173671736817369173701737117372173731737417375173761737717378173791738017381173821738317384173851738617387173881738917390173911739217393173941739517396173971739817399174001740117402174031740417405174061740717408174091741017411174121741317414174151741617417174181741917420174211742217423174241742517426174271742817429174301743117432174331743417435174361743717438174391744017441174421744317444174451744617447174481744917450174511745217453174541745517456174571745817459174601746117462174631746417465174661746717468174691747017471174721747317474174751747617477174781747917480174811748217483174841748517486174871748817489174901749117492174931749417495174961749717498174991750017501175021750317504175051750617507175081750917510175111751217513175141751517516175171751817519175201752117522175231752417525175261752717528175291753017531175321753317534175351753617537175381753917540175411754217543175441754517546175471754817549175501755117552175531755417555175561755717558175591756017561175621756317564175651756617567175681756917570175711757217573175741757517576175771757817579175801758117582175831758417585175861758717588175891759017591175921759317594175951759617597175981759917600176011760217603176041760517606176071760817609176101761117612176131761417615176161761717618176191762017621176221762317624176251762617627176281762917630176311763217633176341763517636176371763817639176401764117642176431764417645176461764717648176491765017651176521765317654176551765617657176581765917660176611766217663176641766517666176671766817669176701767117672176731767417675176761767717678176791768017681176821768317684176851768617687176881768917690176911769217693176941769517696176971769817699177001770117702177031770417705177061770717708177091771017711177121771317714177151771617717177181771917720177211772217723177241772517726177271772817729177301773117732177331773417735177361773717738177391774017741177421774317744177451774617747177481774917750177511775217753177541775517756177571775817759177601776117762177631776417765177661776717768177691777017771177721777317774177751777617777177781777917780177811778217783177841778517786177871778817789177901779117792177931779417795177961779717798177991780017801178021780317804178051780617807178081780917810178111781217813178141781517816178171781817819178201782117822178231782417825178261782717828178291783017831178321783317834178351783617837178381783917840178411784217843178441784517846178471784817849178501785117852178531785417855178561785717858178591786017861178621786317864178651786617867178681786917870178711787217873178741787517876178771787817879178801788117882178831788417885178861788717888178891789017891178921789317894178951789617897178981789917900179011790217903179041790517906179071790817909179101791117912179131791417915179161791717918179191792017921179221792317924179251792617927179281792917930179311793217933179341793517936179371793817939179401794117942179431794417945179461794717948179491795017951179521795317954179551795617957179581795917960179611796217963179641796517966179671796817969179701797117972179731797417975179761797717978179791798017981179821798317984179851798617987179881798917990179911799217993179941799517996179971799817999180001800118002180031800418005180061800718008180091801018011180121801318014180151801618017180181801918020180211802218023180241802518026180271802818029180301803118032180331803418035180361803718038180391804018041180421804318044180451804618047180481804918050180511805218053180541805518056180571805818059180601806118062180631806418065180661806718068180691807018071180721807318074180751807618077180781807918080180811808218083180841808518086180871808818089180901809118092180931809418095180961809718098180991810018101181021810318104181051810618107181081810918110181111811218113181141811518116181171811818119181201812118122181231812418125181261812718128181291813018131181321813318134181351813618137181381813918140181411814218143181441814518146181471814818149181501815118152181531815418155181561815718158181591816018161181621816318164181651816618167181681816918170181711817218173181741817518176181771817818179181801818118182181831818418185181861818718188181891819018191181921819318194181951819618197181981819918200182011820218203182041820518206182071820818209182101821118212182131821418215182161821718218182191822018221182221822318224182251822618227182281822918230182311823218233182341823518236182371823818239182401824118242182431824418245182461824718248182491825018251182521825318254182551825618257182581825918260182611826218263182641826518266182671826818269182701827118272182731827418275182761827718278182791828018281182821828318284182851828618287182881828918290182911829218293182941829518296182971829818299183001830118302183031830418305183061830718308183091831018311183121831318314183151831618317183181831918320183211832218323183241832518326183271832818329183301833118332183331833418335183361833718338183391834018341183421834318344183451834618347183481834918350183511835218353183541835518356183571835818359183601836118362183631836418365183661836718368183691837018371183721837318374183751837618377183781837918380183811838218383183841838518386183871838818389183901839118392183931839418395183961839718398183991840018401184021840318404184051840618407184081840918410184111841218413184141841518416184171841818419184201842118422184231842418425184261842718428184291843018431184321843318434184351843618437184381843918440184411844218443184441844518446184471844818449184501845118452184531845418455184561845718458184591846018461184621846318464184651846618467184681846918470184711847218473184741847518476184771847818479184801848118482184831848418485184861848718488184891849018491184921849318494184951849618497184981849918500185011850218503185041850518506185071850818509185101851118512185131851418515185161851718518185191852018521185221852318524185251852618527185281852918530185311853218533185341853518536185371853818539185401854118542185431854418545185461854718548185491855018551185521855318554185551855618557185581855918560185611856218563185641856518566185671856818569185701857118572185731857418575185761857718578185791858018581185821858318584185851858618587185881858918590185911859218593185941859518596185971859818599186001860118602186031860418605186061860718608186091861018611186121861318614186151861618617186181861918620186211862218623186241862518626186271862818629186301863118632186331863418635186361863718638186391864018641186421864318644186451864618647186481864918650186511865218653186541865518656186571865818659186601866118662186631866418665186661866718668186691867018671186721867318674186751867618677186781867918680186811868218683186841868518686186871868818689186901869118692186931869418695186961869718698186991870018701187021870318704187051870618707187081870918710187111871218713187141871518716187171871818719187201872118722187231872418725187261872718728187291873018731187321873318734187351873618737187381873918740187411874218743187441874518746187471874818749187501875118752187531875418755187561875718758187591876018761187621876318764187651876618767187681876918770187711877218773187741877518776187771877818779187801878118782187831878418785187861878718788187891879018791187921879318794187951879618797187981879918800188011880218803188041880518806188071880818809188101881118812188131881418815188161881718818188191882018821188221882318824188251882618827188281882918830188311883218833188341883518836188371883818839188401884118842188431884418845188461884718848188491885018851188521885318854188551885618857188581885918860188611886218863188641886518866188671886818869188701887118872188731887418875188761887718878188791888018881188821888318884188851888618887188881888918890188911889218893188941889518896188971889818899189001890118902189031890418905189061890718908189091891018911189121891318914189151891618917189181891918920189211892218923189241892518926189271892818929189301893118932189331893418935189361893718938189391894018941189421894318944189451894618947189481894918950189511895218953189541895518956189571895818959189601896118962189631896418965189661896718968189691897018971189721897318974189751897618977189781897918980189811898218983189841898518986189871898818989189901899118992189931899418995189961899718998189991900019001190021900319004190051900619007190081900919010190111901219013190141901519016190171901819019190201902119022190231902419025190261902719028190291903019031190321903319034190351903619037190381903919040190411904219043190441904519046190471904819049190501905119052190531905419055190561905719058190591906019061190621906319064190651906619067190681906919070190711907219073190741907519076190771907819079190801908119082190831908419085190861908719088190891909019091190921909319094190951909619097190981909919100191011910219103191041910519106191071910819109191101911119112191131911419115191161911719118191191912019121191221912319124191251912619127191281912919130191311913219133191341913519136191371913819139191401914119142191431914419145191461914719148191491915019151191521915319154191551915619157191581915919160191611916219163191641916519166191671916819169191701917119172191731917419175191761917719178191791918019181191821918319184191851918619187191881918919190191911919219193191941919519196191971919819199192001920119202192031920419205192061920719208192091921019211192121921319214192151921619217192181921919220192211922219223192241922519226192271922819229192301923119232192331923419235192361923719238192391924019241192421924319244192451924619247192481924919250192511925219253192541925519256192571925819259192601926119262192631926419265192661926719268192691927019271192721927319274192751927619277192781927919280192811928219283192841928519286192871928819289192901929119292192931929419295192961929719298192991930019301193021930319304193051930619307193081930919310193111931219313193141931519316193171931819319193201932119322193231932419325193261932719328193291933019331193321933319334193351933619337193381933919340193411934219343193441934519346193471934819349193501935119352193531935419355193561935719358193591936019361193621936319364193651936619367193681936919370193711937219373193741937519376193771937819379193801938119382193831938419385193861938719388193891939019391193921939319394193951939619397193981939919400194011940219403194041940519406194071940819409194101941119412194131941419415194161941719418194191942019421194221942319424194251942619427194281942919430194311943219433194341943519436194371943819439194401944119442194431944419445194461944719448194491945019451194521945319454194551945619457194581945919460194611946219463194641946519466194671946819469194701947119472194731947419475194761947719478194791948019481194821948319484194851948619487194881948919490194911949219493194941949519496194971949819499195001950119502195031950419505195061950719508195091951019511195121951319514195151951619517195181951919520195211952219523195241952519526195271952819529195301953119532195331953419535195361953719538195391954019541195421954319544195451954619547195481954919550195511955219553195541955519556195571955819559195601956119562195631956419565195661956719568195691957019571195721957319574195751957619577195781957919580195811958219583195841958519586195871958819589195901959119592195931959419595195961959719598195991960019601196021960319604196051960619607196081960919610196111961219613196141961519616196171961819619196201962119622196231962419625196261962719628196291963019631196321963319634196351963619637196381963919640196411964219643196441964519646196471964819649196501965119652196531965419655196561965719658196591966019661196621966319664196651966619667196681966919670196711967219673196741967519676196771967819679196801968119682196831968419685196861968719688196891969019691196921969319694196951969619697196981969919700197011970219703197041970519706197071970819709197101971119712197131971419715197161971719718197191972019721197221972319724197251972619727197281972919730197311973219733197341973519736197371973819739197401974119742197431974419745197461974719748197491975019751197521975319754197551975619757197581975919760197611976219763197641976519766197671976819769197701977119772197731977419775197761977719778197791978019781197821978319784197851978619787197881978919790197911979219793197941979519796197971979819799198001980119802198031980419805198061980719808198091981019811198121981319814198151981619817198181981919820198211982219823198241982519826198271982819829198301983119832198331983419835198361983719838198391984019841198421984319844198451984619847198481984919850198511985219853198541985519856198571985819859198601986119862198631986419865198661986719868198691987019871198721987319874198751987619877198781987919880198811988219883198841988519886198871988819889198901989119892198931989419895198961989719898198991990019901199021990319904199051990619907199081990919910199111991219913199141991519916199171991819919199201992119922199231992419925199261992719928199291993019931199321993319934199351993619937199381993919940199411994219943199441994519946199471994819949199501995119952199531995419955199561995719958199591996019961199621996319964199651996619967199681996919970199711997219973199741997519976199771997819979199801998119982199831998419985199861998719988199891999019991199921999319994199951999619997199981999920000200012000220003200042000520006200072000820009200102001120012200132001420015200162001720018200192002020021200222002320024200252002620027200282002920030200312003220033200342003520036200372003820039200402004120042200432004420045200462004720048200492005020051200522005320054200552005620057200582005920060200612006220063200642006520066200672006820069200702007120072200732007420075200762007720078200792008020081200822008320084200852008620087200882008920090200912009220093200942009520096200972009820099201002010120102201032010420105201062010720108201092011020111201122011320114201152011620117201182011920120201212012220123201242012520126201272012820129201302013120132201332013420135201362013720138201392014020141201422014320144201452014620147201482014920150201512015220153201542015520156201572015820159201602016120162201632016420165201662016720168201692017020171201722017320174201752017620177201782017920180201812018220183201842018520186201872018820189201902019120192201932019420195201962019720198201992020020201202022020320204202052020620207202082020920210202112021220213202142021520216202172021820219202202022120222202232022420225202262022720228202292023020231202322023320234202352023620237202382023920240202412024220243202442024520246202472024820249202502025120252202532025420255202562025720258202592026020261202622026320264202652026620267202682026920270202712027220273202742027520276202772027820279202802028120282202832028420285202862028720288202892029020291202922029320294202952029620297202982029920300203012030220303203042030520306203072030820309203102031120312203132031420315203162031720318203192032020321203222032320324203252032620327203282032920330203312033220333203342033520336203372033820339203402034120342203432034420345203462034720348203492035020351203522035320354203552035620357203582035920360203612036220363203642036520366203672036820369203702037120372203732037420375203762037720378203792038020381203822038320384203852038620387203882038920390203912039220393203942039520396203972039820399204002040120402204032040420405204062040720408204092041020411204122041320414204152041620417204182041920420204212042220423204242042520426204272042820429204302043120432204332043420435204362043720438204392044020441204422044320444204452044620447204482044920450204512045220453204542045520456204572045820459204602046120462204632046420465204662046720468204692047020471204722047320474204752047620477204782047920480204812048220483204842048520486204872048820489204902049120492204932049420495204962049720498204992050020501205022050320504205052050620507205082050920510205112051220513205142051520516205172051820519205202052120522205232052420525205262052720528205292053020531205322053320534205352053620537205382053920540205412054220543205442054520546205472054820549205502055120552205532055420555205562055720558205592056020561205622056320564205652056620567205682056920570205712057220573205742057520576205772057820579205802058120582205832058420585205862058720588205892059020591205922059320594205952059620597205982059920600206012060220603206042060520606206072060820609206102061120612206132061420615206162061720618206192062020621206222062320624206252062620627206282062920630206312063220633206342063520636206372063820639206402064120642206432064420645206462064720648206492065020651206522065320654206552065620657206582065920660206612066220663206642066520666206672066820669206702067120672206732067420675206762067720678206792068020681206822068320684206852068620687206882068920690206912069220693206942069520696206972069820699207002070120702207032070420705207062070720708207092071020711207122071320714207152071620717207182071920720207212072220723207242072520726207272072820729207302073120732207332073420735207362073720738207392074020741207422074320744207452074620747207482074920750207512075220753207542075520756207572075820759207602076120762207632076420765207662076720768207692077020771207722077320774207752077620777207782077920780207812078220783207842078520786207872078820789207902079120792207932079420795207962079720798207992080020801208022080320804208052080620807208082080920810208112081220813208142081520816208172081820819208202082120822208232082420825208262082720828208292083020831208322083320834208352083620837208382083920840208412084220843208442084520846208472084820849208502085120852208532085420855208562085720858208592086020861208622086320864208652086620867208682086920870208712087220873208742087520876208772087820879208802088120882208832088420885208862088720888208892089020891208922089320894208952089620897208982089920900209012090220903209042090520906209072090820909209102091120912209132091420915209162091720918209192092020921209222092320924209252092620927209282092920930209312093220933209342093520936209372093820939209402094120942209432094420945209462094720948209492095020951209522095320954209552095620957209582095920960209612096220963209642096520966209672096820969209702097120972209732097420975209762097720978209792098020981209822098320984209852098620987209882098920990209912099220993209942099520996209972099820999210002100121002210032100421005210062100721008210092101021011210122101321014210152101621017210182101921020210212102221023210242102521026210272102821029210302103121032210332103421035210362103721038210392104021041210422104321044210452104621047210482104921050210512105221053210542105521056210572105821059210602106121062210632106421065210662106721068210692107021071210722107321074210752107621077210782107921080210812108221083210842108521086210872108821089210902109121092210932109421095210962109721098210992110021101211022110321104211052110621107211082110921110211112111221113211142111521116211172111821119211202112121122211232112421125211262112721128211292113021131211322113321134211352113621137211382113921140211412114221143211442114521146211472114821149211502115121152211532115421155211562115721158211592116021161211622116321164211652116621167211682116921170211712117221173211742117521176211772117821179211802118121182211832118421185211862118721188211892119021191211922119321194211952119621197211982119921200212012120221203212042120521206212072120821209212102121121212212132121421215212162121721218212192122021221212222122321224212252122621227212282122921230212312123221233212342123521236212372123821239212402124121242212432124421245212462124721248212492125021251212522125321254212552125621257212582125921260212612126221263212642126521266212672126821269212702127121272212732127421275212762127721278212792128021281212822128321284212852128621287212882128921290212912129221293
  1. /* Xtensa configuration-specific ISA information.
  2. Copyright (C) 2003-2015 Free Software Foundation, Inc.
  3. This file is part of BFD, the Binary File Descriptor library.
  4. This program is free software; you can redistribute it and/or
  5. modify it under the terms of the GNU General Public License as
  6. published by the Free Software Foundation; either version 2 of the
  7. License, or (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  11. General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston, MA
  15. 02110-1301, USA. */
  16. #include "ansidecl.h"
  17. #include <xtensa-isa.h>
  18. #include "xtensa-isa-internal.h"
  19. /* Sysregs. */
  20. static xtensa_sysreg_internal sysregs[] = {
  21. { "LBEG", 0, 0 },
  22. { "LEND", 1, 0 },
  23. { "LCOUNT", 2, 0 },
  24. { "BR", 4, 0 },
  25. { "ACCLO", 16, 0 },
  26. { "ACCHI", 17, 0 },
  27. { "M0", 32, 0 },
  28. { "M1", 33, 0 },
  29. { "M2", 34, 0 },
  30. { "M3", 35, 0 },
  31. { "PTEVADDR", 83, 0 },
  32. { "MMID", 89, 0 },
  33. { "DDR", 104, 0 },
  34. { "176", 176, 0 },
  35. { "208", 208, 0 },
  36. { "INTERRUPT", 226, 0 },
  37. { "INTCLEAR", 227, 0 },
  38. { "CCOUNT", 234, 0 },
  39. { "PRID", 235, 0 },
  40. { "ICOUNT", 236, 0 },
  41. { "CCOMPARE0", 240, 0 },
  42. { "CCOMPARE1", 241, 0 },
  43. { "CCOMPARE2", 242, 0 },
  44. { "VECBASE", 231, 0 },
  45. { "EPC1", 177, 0 },
  46. { "EPC2", 178, 0 },
  47. { "EPC3", 179, 0 },
  48. { "EPC4", 180, 0 },
  49. { "EPC5", 181, 0 },
  50. { "EPC6", 182, 0 },
  51. { "EPC7", 183, 0 },
  52. { "EXCSAVE1", 209, 0 },
  53. { "EXCSAVE2", 210, 0 },
  54. { "EXCSAVE3", 211, 0 },
  55. { "EXCSAVE4", 212, 0 },
  56. { "EXCSAVE5", 213, 0 },
  57. { "EXCSAVE6", 214, 0 },
  58. { "EXCSAVE7", 215, 0 },
  59. { "EPS2", 194, 0 },
  60. { "EPS3", 195, 0 },
  61. { "EPS4", 196, 0 },
  62. { "EPS5", 197, 0 },
  63. { "EPS6", 198, 0 },
  64. { "EPS7", 199, 0 },
  65. { "EXCCAUSE", 232, 0 },
  66. { "DEPC", 192, 0 },
  67. { "EXCVADDR", 238, 0 },
  68. { "WINDOWBASE", 72, 0 },
  69. { "WINDOWSTART", 73, 0 },
  70. { "SAR", 3, 0 },
  71. { "LITBASE", 5, 0 },
  72. { "PS", 230, 0 },
  73. { "MISC0", 244, 0 },
  74. { "MISC1", 245, 0 },
  75. { "MISC2", 246, 0 },
  76. { "MISC3", 247, 0 },
  77. { "INTENABLE", 228, 0 },
  78. { "DBREAKA0", 144, 0 },
  79. { "DBREAKC0", 160, 0 },
  80. { "DBREAKA1", 145, 0 },
  81. { "DBREAKC1", 161, 0 },
  82. { "IBREAKA0", 128, 0 },
  83. { "IBREAKA1", 129, 0 },
  84. { "IBREAKENABLE", 96, 0 },
  85. { "ICOUNTLEVEL", 237, 0 },
  86. { "DEBUGCAUSE", 233, 0 },
  87. { "RASID", 90, 0 },
  88. { "ITLBCFG", 91, 0 },
  89. { "DTLBCFG", 92, 0 },
  90. { "CPENABLE", 224, 0 },
  91. { "SCOMPARE1", 12, 0 },
  92. { "THREADPTR", 231, 1 },
  93. { "FCR", 232, 1 },
  94. { "FSR", 233, 1 }
  95. };
  96. #define NUM_SYSREGS 74
  97. #define MAX_SPECIAL_REG 247
  98. #define MAX_USER_REG 233
  99. /* Processor states. */
  100. static xtensa_state_internal states[] = {
  101. { "LCOUNT", 32, 0 },
  102. { "PC", 32, 0 },
  103. { "ICOUNT", 32, 0 },
  104. { "DDR", 32, 0 },
  105. { "INTERRUPT", 32, 0 },
  106. { "CCOUNT", 32, 0 },
  107. { "XTSYNC", 1, 0 },
  108. { "VECBASE", 22, 0 },
  109. { "EPC1", 32, 0 },
  110. { "EPC2", 32, 0 },
  111. { "EPC3", 32, 0 },
  112. { "EPC4", 32, 0 },
  113. { "EPC5", 32, 0 },
  114. { "EPC6", 32, 0 },
  115. { "EPC7", 32, 0 },
  116. { "EXCSAVE1", 32, 0 },
  117. { "EXCSAVE2", 32, 0 },
  118. { "EXCSAVE3", 32, 0 },
  119. { "EXCSAVE4", 32, 0 },
  120. { "EXCSAVE5", 32, 0 },
  121. { "EXCSAVE6", 32, 0 },
  122. { "EXCSAVE7", 32, 0 },
  123. { "EPS2", 15, 0 },
  124. { "EPS3", 15, 0 },
  125. { "EPS4", 15, 0 },
  126. { "EPS5", 15, 0 },
  127. { "EPS6", 15, 0 },
  128. { "EPS7", 15, 0 },
  129. { "EXCCAUSE", 6, 0 },
  130. { "PSINTLEVEL", 4, 0 },
  131. { "PSUM", 1, 0 },
  132. { "PSWOE", 1, 0 },
  133. { "PSRING", 2, 0 },
  134. { "PSEXCM", 1, 0 },
  135. { "DEPC", 32, 0 },
  136. { "EXCVADDR", 32, 0 },
  137. { "WindowBase", 4, 0 },
  138. { "WindowStart", 16, 0 },
  139. { "PSCALLINC", 2, 0 },
  140. { "PSOWB", 4, 0 },
  141. { "LBEG", 32, 0 },
  142. { "LEND", 32, 0 },
  143. { "SAR", 6, 0 },
  144. { "THREADPTR", 32, 0 },
  145. { "LITBADDR", 20, 0 },
  146. { "LITBEN", 1, 0 },
  147. { "MISC0", 32, 0 },
  148. { "MISC1", 32, 0 },
  149. { "MISC2", 32, 0 },
  150. { "MISC3", 32, 0 },
  151. { "ACC", 40, 0 },
  152. { "InOCDMode", 1, 0 },
  153. { "INTENABLE", 32, 0 },
  154. { "DBREAKA0", 32, 0 },
  155. { "DBREAKC0", 8, 0 },
  156. { "DBREAKA1", 32, 0 },
  157. { "DBREAKC1", 8, 0 },
  158. { "IBREAKA0", 32, 0 },
  159. { "IBREAKA1", 32, 0 },
  160. { "IBREAKENABLE", 2, 0 },
  161. { "ICOUNTLEVEL", 4, 0 },
  162. { "DEBUGCAUSE", 6, 0 },
  163. { "DBNUM", 4, 0 },
  164. { "CCOMPARE0", 32, 0 },
  165. { "CCOMPARE1", 32, 0 },
  166. { "CCOMPARE2", 32, 0 },
  167. { "ASID3", 8, 0 },
  168. { "ASID2", 8, 0 },
  169. { "ASID1", 8, 0 },
  170. { "INSTPGSZID4", 2, 0 },
  171. { "DATAPGSZID4", 2, 0 },
  172. { "PTBASE", 10, 0 },
  173. { "CPENABLE", 1, 0 },
  174. { "SCOMPARE1", 32, 0 },
  175. { "RoundMode", 2, 0 },
  176. { "InvalidEnable", 1, 0 },
  177. { "DivZeroEnable", 1, 0 },
  178. { "OverflowEnable", 1, 0 },
  179. { "UnderflowEnable", 1, 0 },
  180. { "InexactEnable", 1, 0 },
  181. { "InvalidFlag", 1, 0 },
  182. { "DivZeroFlag", 1, 0 },
  183. { "OverflowFlag", 1, 0 },
  184. { "UnderflowFlag", 1, 0 },
  185. { "InexactFlag", 1, 0 },
  186. { "FPreserved20", 20, 0 },
  187. { "FPreserved20a", 20, 0 },
  188. { "FPreserved5", 5, 0 },
  189. { "FPreserved7", 7, 0 }
  190. };
  191. #define NUM_STATES 89
  192. /* Macros for xtensa_state numbers (for use in iclasses because the
  193. state numbers are not available when the iclass table is generated). */
  194. #define STATE_LCOUNT 0
  195. #define STATE_PC 1
  196. #define STATE_ICOUNT 2
  197. #define STATE_DDR 3
  198. #define STATE_INTERRUPT 4
  199. #define STATE_CCOUNT 5
  200. #define STATE_XTSYNC 6
  201. #define STATE_VECBASE 7
  202. #define STATE_EPC1 8
  203. #define STATE_EPC2 9
  204. #define STATE_EPC3 10
  205. #define STATE_EPC4 11
  206. #define STATE_EPC5 12
  207. #define STATE_EPC6 13
  208. #define STATE_EPC7 14
  209. #define STATE_EXCSAVE1 15
  210. #define STATE_EXCSAVE2 16
  211. #define STATE_EXCSAVE3 17
  212. #define STATE_EXCSAVE4 18
  213. #define STATE_EXCSAVE5 19
  214. #define STATE_EXCSAVE6 20
  215. #define STATE_EXCSAVE7 21
  216. #define STATE_EPS2 22
  217. #define STATE_EPS3 23
  218. #define STATE_EPS4 24
  219. #define STATE_EPS5 25
  220. #define STATE_EPS6 26
  221. #define STATE_EPS7 27
  222. #define STATE_EXCCAUSE 28
  223. #define STATE_PSINTLEVEL 29
  224. #define STATE_PSUM 30
  225. #define STATE_PSWOE 31
  226. #define STATE_PSRING 32
  227. #define STATE_PSEXCM 33
  228. #define STATE_DEPC 34
  229. #define STATE_EXCVADDR 35
  230. #define STATE_WindowBase 36
  231. #define STATE_WindowStart 37
  232. #define STATE_PSCALLINC 38
  233. #define STATE_PSOWB 39
  234. #define STATE_LBEG 40
  235. #define STATE_LEND 41
  236. #define STATE_SAR 42
  237. #define STATE_THREADPTR 43
  238. #define STATE_LITBADDR 44
  239. #define STATE_LITBEN 45
  240. #define STATE_MISC0 46
  241. #define STATE_MISC1 47
  242. #define STATE_MISC2 48
  243. #define STATE_MISC3 49
  244. #define STATE_ACC 50
  245. #define STATE_InOCDMode 51
  246. #define STATE_INTENABLE 52
  247. #define STATE_DBREAKA0 53
  248. #define STATE_DBREAKC0 54
  249. #define STATE_DBREAKA1 55
  250. #define STATE_DBREAKC1 56
  251. #define STATE_IBREAKA0 57
  252. #define STATE_IBREAKA1 58
  253. #define STATE_IBREAKENABLE 59
  254. #define STATE_ICOUNTLEVEL 60
  255. #define STATE_DEBUGCAUSE 61
  256. #define STATE_DBNUM 62
  257. #define STATE_CCOMPARE0 63
  258. #define STATE_CCOMPARE1 64
  259. #define STATE_CCOMPARE2 65
  260. #define STATE_ASID3 66
  261. #define STATE_ASID2 67
  262. #define STATE_ASID1 68
  263. #define STATE_INSTPGSZID4 69
  264. #define STATE_DATAPGSZID4 70
  265. #define STATE_PTBASE 71
  266. #define STATE_CPENABLE 72
  267. #define STATE_SCOMPARE1 73
  268. #define STATE_RoundMode 74
  269. #define STATE_InvalidEnable 75
  270. #define STATE_DivZeroEnable 76
  271. #define STATE_OverflowEnable 77
  272. #define STATE_UnderflowEnable 78
  273. #define STATE_InexactEnable 79
  274. #define STATE_InvalidFlag 80
  275. #define STATE_DivZeroFlag 81
  276. #define STATE_OverflowFlag 82
  277. #define STATE_UnderflowFlag 83
  278. #define STATE_InexactFlag 84
  279. #define STATE_FPreserved20 85
  280. #define STATE_FPreserved20a 86
  281. #define STATE_FPreserved5 87
  282. #define STATE_FPreserved7 88
  283. /* Field definitions. */
  284. static unsigned
  285. Field_t_Slot_inst_get (const xtensa_insnbuf insn)
  286. {
  287. unsigned tie_t = 0;
  288. tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28);
  289. return tie_t;
  290. }
  291. static void
  292. Field_t_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  293. {
  294. uint32 tie_t;
  295. tie_t = (val << 28) >> 28;
  296. insn[0] = (insn[0] & ~0xf0) | (tie_t << 4);
  297. }
  298. static unsigned
  299. Field_t_Slot_inst16a_get (const xtensa_insnbuf insn)
  300. {
  301. unsigned tie_t = 0;
  302. tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28);
  303. return tie_t;
  304. }
  305. static void
  306. Field_t_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  307. {
  308. uint32 tie_t;
  309. tie_t = (val << 28) >> 28;
  310. insn[0] = (insn[0] & ~0xf0) | (tie_t << 4);
  311. }
  312. static unsigned
  313. Field_t_Slot_inst16b_get (const xtensa_insnbuf insn)
  314. {
  315. unsigned tie_t = 0;
  316. tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28);
  317. return tie_t;
  318. }
  319. static void
  320. Field_t_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  321. {
  322. uint32 tie_t;
  323. tie_t = (val << 28) >> 28;
  324. insn[0] = (insn[0] & ~0xf0) | (tie_t << 4);
  325. }
  326. static unsigned
  327. Field_t_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  328. {
  329. unsigned tie_t = 0;
  330. tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28);
  331. return tie_t;
  332. }
  333. static void
  334. Field_t_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  335. {
  336. uint32 tie_t;
  337. tie_t = (val << 28) >> 28;
  338. insn[0] = (insn[0] & ~0xf) | (tie_t << 0);
  339. }
  340. static unsigned
  341. Field_t_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  342. {
  343. unsigned tie_t = 0;
  344. tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28);
  345. return tie_t;
  346. }
  347. static void
  348. Field_t_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  349. {
  350. uint32 tie_t;
  351. tie_t = (val << 28) >> 28;
  352. insn[0] = (insn[0] & ~0xf) | (tie_t << 0);
  353. }
  354. static unsigned
  355. Field_t_Slot_xt_flix64_slot2_get (const xtensa_insnbuf insn)
  356. {
  357. unsigned tie_t = 0;
  358. tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28);
  359. return tie_t;
  360. }
  361. static void
  362. Field_t_Slot_xt_flix64_slot2_set (xtensa_insnbuf insn, uint32 val)
  363. {
  364. uint32 tie_t;
  365. tie_t = (val << 28) >> 28;
  366. insn[0] = (insn[0] & ~0xf) | (tie_t << 0);
  367. }
  368. static unsigned
  369. Field_t_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  370. {
  371. unsigned tie_t = 0;
  372. tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28);
  373. return tie_t;
  374. }
  375. static void
  376. Field_t_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  377. {
  378. uint32 tie_t;
  379. tie_t = (val << 28) >> 28;
  380. insn[0] = (insn[0] & ~0xf) | (tie_t << 0);
  381. }
  382. static unsigned
  383. Field_bbi4_Slot_inst_get (const xtensa_insnbuf insn)
  384. {
  385. unsigned tie_t = 0;
  386. tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31);
  387. return tie_t;
  388. }
  389. static void
  390. Field_bbi4_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  391. {
  392. uint32 tie_t;
  393. tie_t = (val << 31) >> 31;
  394. insn[0] = (insn[0] & ~0x1000) | (tie_t << 12);
  395. }
  396. static unsigned
  397. Field_bbi_Slot_inst_get (const xtensa_insnbuf insn)
  398. {
  399. unsigned tie_t = 0;
  400. tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31);
  401. tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28);
  402. return tie_t;
  403. }
  404. static void
  405. Field_bbi_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  406. {
  407. uint32 tie_t;
  408. tie_t = (val << 28) >> 28;
  409. insn[0] = (insn[0] & ~0xf0) | (tie_t << 4);
  410. tie_t = (val << 27) >> 31;
  411. insn[0] = (insn[0] & ~0x1000) | (tie_t << 12);
  412. }
  413. static unsigned
  414. Field_bbi_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  415. {
  416. unsigned tie_t = 0;
  417. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  418. tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28);
  419. return tie_t;
  420. }
  421. static void
  422. Field_bbi_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  423. {
  424. uint32 tie_t;
  425. tie_t = (val << 28) >> 28;
  426. insn[0] = (insn[0] & ~0xf) | (tie_t << 0);
  427. tie_t = (val << 27) >> 31;
  428. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  429. }
  430. static unsigned
  431. Field_imm12_Slot_inst_get (const xtensa_insnbuf insn)
  432. {
  433. unsigned tie_t = 0;
  434. tie_t = (tie_t << 12) | ((insn[0] << 8) >> 20);
  435. return tie_t;
  436. }
  437. static void
  438. Field_imm12_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  439. {
  440. uint32 tie_t;
  441. tie_t = (val << 20) >> 20;
  442. insn[0] = (insn[0] & ~0xfff000) | (tie_t << 12);
  443. }
  444. static unsigned
  445. Field_imm8_Slot_inst_get (const xtensa_insnbuf insn)
  446. {
  447. unsigned tie_t = 0;
  448. tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24);
  449. return tie_t;
  450. }
  451. static void
  452. Field_imm8_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  453. {
  454. uint32 tie_t;
  455. tie_t = (val << 24) >> 24;
  456. insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16);
  457. }
  458. static unsigned
  459. Field_imm8_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  460. {
  461. unsigned tie_t = 0;
  462. tie_t = (tie_t << 8) | ((insn[0] << 12) >> 24);
  463. return tie_t;
  464. }
  465. static void
  466. Field_imm8_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  467. {
  468. uint32 tie_t;
  469. tie_t = (val << 24) >> 24;
  470. insn[0] = (insn[0] & ~0xff000) | (tie_t << 12);
  471. }
  472. static unsigned
  473. Field_imm8_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  474. {
  475. unsigned tie_t = 0;
  476. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  477. tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28);
  478. return tie_t;
  479. }
  480. static void
  481. Field_imm8_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  482. {
  483. uint32 tie_t;
  484. tie_t = (val << 28) >> 28;
  485. insn[0] = (insn[0] & ~0xf0) | (tie_t << 4);
  486. tie_t = (val << 24) >> 28;
  487. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  488. }
  489. static unsigned
  490. Field_s_Slot_inst_get (const xtensa_insnbuf insn)
  491. {
  492. unsigned tie_t = 0;
  493. tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28);
  494. return tie_t;
  495. }
  496. static void
  497. Field_s_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  498. {
  499. uint32 tie_t;
  500. tie_t = (val << 28) >> 28;
  501. insn[0] = (insn[0] & ~0xf00) | (tie_t << 8);
  502. }
  503. static unsigned
  504. Field_s_Slot_inst16a_get (const xtensa_insnbuf insn)
  505. {
  506. unsigned tie_t = 0;
  507. tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28);
  508. return tie_t;
  509. }
  510. static void
  511. Field_s_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  512. {
  513. uint32 tie_t;
  514. tie_t = (val << 28) >> 28;
  515. insn[0] = (insn[0] & ~0xf00) | (tie_t << 8);
  516. }
  517. static unsigned
  518. Field_s_Slot_inst16b_get (const xtensa_insnbuf insn)
  519. {
  520. unsigned tie_t = 0;
  521. tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28);
  522. return tie_t;
  523. }
  524. static void
  525. Field_s_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  526. {
  527. uint32 tie_t;
  528. tie_t = (val << 28) >> 28;
  529. insn[0] = (insn[0] & ~0xf00) | (tie_t << 8);
  530. }
  531. static unsigned
  532. Field_s_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  533. {
  534. unsigned tie_t = 0;
  535. tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28);
  536. return tie_t;
  537. }
  538. static void
  539. Field_s_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  540. {
  541. uint32 tie_t;
  542. tie_t = (val << 28) >> 28;
  543. insn[0] = (insn[0] & ~0xf0) | (tie_t << 4);
  544. }
  545. static unsigned
  546. Field_s_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  547. {
  548. unsigned tie_t = 0;
  549. tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28);
  550. return tie_t;
  551. }
  552. static void
  553. Field_s_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  554. {
  555. uint32 tie_t;
  556. tie_t = (val << 28) >> 28;
  557. insn[0] = (insn[0] & ~0xf00) | (tie_t << 8);
  558. }
  559. static unsigned
  560. Field_s_Slot_xt_flix64_slot2_get (const xtensa_insnbuf insn)
  561. {
  562. unsigned tie_t = 0;
  563. tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28);
  564. return tie_t;
  565. }
  566. static void
  567. Field_s_Slot_xt_flix64_slot2_set (xtensa_insnbuf insn, uint32 val)
  568. {
  569. uint32 tie_t;
  570. tie_t = (val << 28) >> 28;
  571. insn[0] = (insn[0] & ~0xf00) | (tie_t << 8);
  572. }
  573. static unsigned
  574. Field_s_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  575. {
  576. unsigned tie_t = 0;
  577. tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28);
  578. return tie_t;
  579. }
  580. static void
  581. Field_s_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  582. {
  583. uint32 tie_t;
  584. tie_t = (val << 28) >> 28;
  585. insn[0] = (insn[0] & ~0xf0) | (tie_t << 4);
  586. }
  587. static unsigned
  588. Field_imm12b_Slot_inst_get (const xtensa_insnbuf insn)
  589. {
  590. unsigned tie_t = 0;
  591. tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28);
  592. tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24);
  593. return tie_t;
  594. }
  595. static void
  596. Field_imm12b_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  597. {
  598. uint32 tie_t;
  599. tie_t = (val << 24) >> 24;
  600. insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16);
  601. tie_t = (val << 20) >> 28;
  602. insn[0] = (insn[0] & ~0xf00) | (tie_t << 8);
  603. }
  604. static unsigned
  605. Field_imm12b_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  606. {
  607. unsigned tie_t = 0;
  608. tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28);
  609. tie_t = (tie_t << 8) | ((insn[0] << 12) >> 24);
  610. return tie_t;
  611. }
  612. static void
  613. Field_imm12b_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  614. {
  615. uint32 tie_t;
  616. tie_t = (val << 24) >> 24;
  617. insn[0] = (insn[0] & ~0xff000) | (tie_t << 12);
  618. tie_t = (val << 20) >> 28;
  619. insn[0] = (insn[0] & ~0xf0) | (tie_t << 4);
  620. }
  621. static unsigned
  622. Field_imm12b_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  623. {
  624. unsigned tie_t = 0;
  625. tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20);
  626. return tie_t;
  627. }
  628. static void
  629. Field_imm12b_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  630. {
  631. uint32 tie_t;
  632. tie_t = (val << 20) >> 20;
  633. insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4);
  634. }
  635. static unsigned
  636. Field_imm16_Slot_inst_get (const xtensa_insnbuf insn)
  637. {
  638. unsigned tie_t = 0;
  639. tie_t = (tie_t << 16) | ((insn[0] << 8) >> 16);
  640. return tie_t;
  641. }
  642. static void
  643. Field_imm16_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  644. {
  645. uint32 tie_t;
  646. tie_t = (val << 16) >> 16;
  647. insn[0] = (insn[0] & ~0xffff00) | (tie_t << 8);
  648. }
  649. static unsigned
  650. Field_imm16_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  651. {
  652. unsigned tie_t = 0;
  653. tie_t = (tie_t << 16) | ((insn[0] << 12) >> 16);
  654. return tie_t;
  655. }
  656. static void
  657. Field_imm16_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  658. {
  659. uint32 tie_t;
  660. tie_t = (val << 16) >> 16;
  661. insn[0] = (insn[0] & ~0xffff0) | (tie_t << 4);
  662. }
  663. static unsigned
  664. Field_m_Slot_inst_get (const xtensa_insnbuf insn)
  665. {
  666. unsigned tie_t = 0;
  667. tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30);
  668. return tie_t;
  669. }
  670. static void
  671. Field_m_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  672. {
  673. uint32 tie_t;
  674. tie_t = (val << 30) >> 30;
  675. insn[0] = (insn[0] & ~0xc0) | (tie_t << 6);
  676. }
  677. static unsigned
  678. Field_m_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  679. {
  680. unsigned tie_t = 0;
  681. tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30);
  682. return tie_t;
  683. }
  684. static void
  685. Field_m_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  686. {
  687. uint32 tie_t;
  688. tie_t = (val << 30) >> 30;
  689. insn[0] = (insn[0] & ~0xc) | (tie_t << 2);
  690. }
  691. static unsigned
  692. Field_n_Slot_inst_get (const xtensa_insnbuf insn)
  693. {
  694. unsigned tie_t = 0;
  695. tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30);
  696. return tie_t;
  697. }
  698. static void
  699. Field_n_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  700. {
  701. uint32 tie_t;
  702. tie_t = (val << 30) >> 30;
  703. insn[0] = (insn[0] & ~0x30) | (tie_t << 4);
  704. }
  705. static unsigned
  706. Field_n_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  707. {
  708. unsigned tie_t = 0;
  709. tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30);
  710. return tie_t;
  711. }
  712. static void
  713. Field_n_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  714. {
  715. uint32 tie_t;
  716. tie_t = (val << 30) >> 30;
  717. insn[0] = (insn[0] & ~0x3) | (tie_t << 0);
  718. }
  719. static unsigned
  720. Field_offset_Slot_inst_get (const xtensa_insnbuf insn)
  721. {
  722. unsigned tie_t = 0;
  723. tie_t = (tie_t << 18) | ((insn[0] << 8) >> 14);
  724. return tie_t;
  725. }
  726. static void
  727. Field_offset_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  728. {
  729. uint32 tie_t;
  730. tie_t = (val << 14) >> 14;
  731. insn[0] = (insn[0] & ~0xffffc0) | (tie_t << 6);
  732. }
  733. static unsigned
  734. Field_offset_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  735. {
  736. unsigned tie_t = 0;
  737. tie_t = (tie_t << 18) | ((insn[0] << 14) >> 14);
  738. return tie_t;
  739. }
  740. static void
  741. Field_offset_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  742. {
  743. uint32 tie_t;
  744. tie_t = (val << 14) >> 14;
  745. insn[0] = (insn[0] & ~0x3ffff) | (tie_t << 0);
  746. }
  747. static unsigned
  748. Field_op0_Slot_inst_get (const xtensa_insnbuf insn)
  749. {
  750. unsigned tie_t = 0;
  751. tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28);
  752. return tie_t;
  753. }
  754. static void
  755. Field_op0_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  756. {
  757. uint32 tie_t;
  758. tie_t = (val << 28) >> 28;
  759. insn[0] = (insn[0] & ~0xf) | (tie_t << 0);
  760. }
  761. static unsigned
  762. Field_op0_Slot_inst16a_get (const xtensa_insnbuf insn)
  763. {
  764. unsigned tie_t = 0;
  765. tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28);
  766. return tie_t;
  767. }
  768. static void
  769. Field_op0_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  770. {
  771. uint32 tie_t;
  772. tie_t = (val << 28) >> 28;
  773. insn[0] = (insn[0] & ~0xf) | (tie_t << 0);
  774. }
  775. static unsigned
  776. Field_op0_Slot_inst16b_get (const xtensa_insnbuf insn)
  777. {
  778. unsigned tie_t = 0;
  779. tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28);
  780. return tie_t;
  781. }
  782. static void
  783. Field_op0_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  784. {
  785. uint32 tie_t;
  786. tie_t = (val << 28) >> 28;
  787. insn[0] = (insn[0] & ~0xf) | (tie_t << 0);
  788. }
  789. static unsigned
  790. Field_op1_Slot_inst_get (const xtensa_insnbuf insn)
  791. {
  792. unsigned tie_t = 0;
  793. tie_t = (tie_t << 4) | ((insn[0] << 12) >> 28);
  794. return tie_t;
  795. }
  796. static void
  797. Field_op1_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  798. {
  799. uint32 tie_t;
  800. tie_t = (val << 28) >> 28;
  801. insn[0] = (insn[0] & ~0xf0000) | (tie_t << 16);
  802. }
  803. static unsigned
  804. Field_op1_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  805. {
  806. unsigned tie_t = 0;
  807. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  808. return tie_t;
  809. }
  810. static void
  811. Field_op1_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  812. {
  813. uint32 tie_t;
  814. tie_t = (val << 28) >> 28;
  815. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  816. }
  817. static unsigned
  818. Field_op2_Slot_inst_get (const xtensa_insnbuf insn)
  819. {
  820. unsigned tie_t = 0;
  821. tie_t = (tie_t << 4) | ((insn[0] << 8) >> 28);
  822. return tie_t;
  823. }
  824. static void
  825. Field_op2_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  826. {
  827. uint32 tie_t;
  828. tie_t = (val << 28) >> 28;
  829. insn[0] = (insn[0] & ~0xf00000) | (tie_t << 20);
  830. }
  831. static unsigned
  832. Field_op2_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  833. {
  834. unsigned tie_t = 0;
  835. tie_t = (tie_t << 4) | ((insn[0] << 12) >> 28);
  836. return tie_t;
  837. }
  838. static void
  839. Field_op2_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  840. {
  841. uint32 tie_t;
  842. tie_t = (val << 28) >> 28;
  843. insn[0] = (insn[0] & ~0xf0000) | (tie_t << 16);
  844. }
  845. static unsigned
  846. Field_op2_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  847. {
  848. unsigned tie_t = 0;
  849. tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28);
  850. return tie_t;
  851. }
  852. static void
  853. Field_op2_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  854. {
  855. uint32 tie_t;
  856. tie_t = (val << 28) >> 28;
  857. insn[0] = (insn[0] & ~0xf00) | (tie_t << 8);
  858. }
  859. static unsigned
  860. Field_r_Slot_inst_get (const xtensa_insnbuf insn)
  861. {
  862. unsigned tie_t = 0;
  863. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  864. return tie_t;
  865. }
  866. static void
  867. Field_r_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  868. {
  869. uint32 tie_t;
  870. tie_t = (val << 28) >> 28;
  871. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  872. }
  873. static unsigned
  874. Field_r_Slot_inst16a_get (const xtensa_insnbuf insn)
  875. {
  876. unsigned tie_t = 0;
  877. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  878. return tie_t;
  879. }
  880. static void
  881. Field_r_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  882. {
  883. uint32 tie_t;
  884. tie_t = (val << 28) >> 28;
  885. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  886. }
  887. static unsigned
  888. Field_r_Slot_inst16b_get (const xtensa_insnbuf insn)
  889. {
  890. unsigned tie_t = 0;
  891. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  892. return tie_t;
  893. }
  894. static void
  895. Field_r_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  896. {
  897. uint32 tie_t;
  898. tie_t = (val << 28) >> 28;
  899. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  900. }
  901. static unsigned
  902. Field_r_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  903. {
  904. unsigned tie_t = 0;
  905. tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28);
  906. return tie_t;
  907. }
  908. static void
  909. Field_r_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  910. {
  911. uint32 tie_t;
  912. tie_t = (val << 28) >> 28;
  913. insn[0] = (insn[0] & ~0xf00) | (tie_t << 8);
  914. }
  915. static unsigned
  916. Field_r_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  917. {
  918. unsigned tie_t = 0;
  919. tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28);
  920. return tie_t;
  921. }
  922. static void
  923. Field_r_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  924. {
  925. uint32 tie_t;
  926. tie_t = (val << 28) >> 28;
  927. insn[0] = (insn[0] & ~0xf0) | (tie_t << 4);
  928. }
  929. static unsigned
  930. Field_r_Slot_xt_flix64_slot2_get (const xtensa_insnbuf insn)
  931. {
  932. unsigned tie_t = 0;
  933. tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28);
  934. return tie_t;
  935. }
  936. static void
  937. Field_r_Slot_xt_flix64_slot2_set (xtensa_insnbuf insn, uint32 val)
  938. {
  939. uint32 tie_t;
  940. tie_t = (val << 28) >> 28;
  941. insn[0] = (insn[0] & ~0xf0) | (tie_t << 4);
  942. }
  943. static unsigned
  944. Field_r_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  945. {
  946. unsigned tie_t = 0;
  947. tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28);
  948. return tie_t;
  949. }
  950. static void
  951. Field_r_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  952. {
  953. uint32 tie_t;
  954. tie_t = (val << 28) >> 28;
  955. insn[0] = (insn[0] & ~0xf) | (tie_t << 0);
  956. }
  957. static unsigned
  958. Field_sa4_Slot_inst_get (const xtensa_insnbuf insn)
  959. {
  960. unsigned tie_t = 0;
  961. tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31);
  962. return tie_t;
  963. }
  964. static void
  965. Field_sa4_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  966. {
  967. uint32 tie_t;
  968. tie_t = (val << 31) >> 31;
  969. insn[0] = (insn[0] & ~0x100000) | (tie_t << 20);
  970. }
  971. static unsigned
  972. Field_sae4_Slot_inst_get (const xtensa_insnbuf insn)
  973. {
  974. unsigned tie_t = 0;
  975. tie_t = (tie_t << 1) | ((insn[0] << 15) >> 31);
  976. return tie_t;
  977. }
  978. static void
  979. Field_sae4_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  980. {
  981. uint32 tie_t;
  982. tie_t = (val << 31) >> 31;
  983. insn[0] = (insn[0] & ~0x10000) | (tie_t << 16);
  984. }
  985. static unsigned
  986. Field_sae4_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  987. {
  988. unsigned tie_t = 0;
  989. tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31);
  990. return tie_t;
  991. }
  992. static void
  993. Field_sae4_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  994. {
  995. uint32 tie_t;
  996. tie_t = (val << 31) >> 31;
  997. insn[0] = (insn[0] & ~0x1000) | (tie_t << 12);
  998. }
  999. static unsigned
  1000. Field_sae_Slot_inst_get (const xtensa_insnbuf insn)
  1001. {
  1002. unsigned tie_t = 0;
  1003. tie_t = (tie_t << 1) | ((insn[0] << 15) >> 31);
  1004. tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28);
  1005. return tie_t;
  1006. }
  1007. static void
  1008. Field_sae_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1009. {
  1010. uint32 tie_t;
  1011. tie_t = (val << 28) >> 28;
  1012. insn[0] = (insn[0] & ~0xf00) | (tie_t << 8);
  1013. tie_t = (val << 27) >> 31;
  1014. insn[0] = (insn[0] & ~0x10000) | (tie_t << 16);
  1015. }
  1016. static unsigned
  1017. Field_sae_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  1018. {
  1019. unsigned tie_t = 0;
  1020. tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31);
  1021. tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28);
  1022. return tie_t;
  1023. }
  1024. static void
  1025. Field_sae_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  1026. {
  1027. uint32 tie_t;
  1028. tie_t = (val << 28) >> 28;
  1029. insn[0] = (insn[0] & ~0xf0) | (tie_t << 4);
  1030. tie_t = (val << 27) >> 31;
  1031. insn[0] = (insn[0] & ~0x1000) | (tie_t << 12);
  1032. }
  1033. static unsigned
  1034. Field_sae_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  1035. {
  1036. unsigned tie_t = 0;
  1037. tie_t = (tie_t << 5) | ((insn[0] << 15) >> 27);
  1038. return tie_t;
  1039. }
  1040. static void
  1041. Field_sae_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  1042. {
  1043. uint32 tie_t;
  1044. tie_t = (val << 27) >> 27;
  1045. insn[0] = (insn[0] & ~0x1f000) | (tie_t << 12);
  1046. }
  1047. static unsigned
  1048. Field_sal_Slot_inst_get (const xtensa_insnbuf insn)
  1049. {
  1050. unsigned tie_t = 0;
  1051. tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31);
  1052. tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28);
  1053. return tie_t;
  1054. }
  1055. static void
  1056. Field_sal_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1057. {
  1058. uint32 tie_t;
  1059. tie_t = (val << 28) >> 28;
  1060. insn[0] = (insn[0] & ~0xf0) | (tie_t << 4);
  1061. tie_t = (val << 27) >> 31;
  1062. insn[0] = (insn[0] & ~0x100000) | (tie_t << 20);
  1063. }
  1064. static unsigned
  1065. Field_sal_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  1066. {
  1067. unsigned tie_t = 0;
  1068. tie_t = (tie_t << 1) | ((insn[0] << 15) >> 31);
  1069. tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28);
  1070. return tie_t;
  1071. }
  1072. static void
  1073. Field_sal_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  1074. {
  1075. uint32 tie_t;
  1076. tie_t = (val << 28) >> 28;
  1077. insn[0] = (insn[0] & ~0xf) | (tie_t << 0);
  1078. tie_t = (val << 27) >> 31;
  1079. insn[0] = (insn[0] & ~0x10000) | (tie_t << 16);
  1080. }
  1081. static unsigned
  1082. Field_sal_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  1083. {
  1084. unsigned tie_t = 0;
  1085. tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31);
  1086. tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28);
  1087. return tie_t;
  1088. }
  1089. static void
  1090. Field_sal_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  1091. {
  1092. uint32 tie_t;
  1093. tie_t = (val << 28) >> 28;
  1094. insn[0] = (insn[0] & ~0xf) | (tie_t << 0);
  1095. tie_t = (val << 27) >> 31;
  1096. insn[0] = (insn[0] & ~0x1000) | (tie_t << 12);
  1097. }
  1098. static unsigned
  1099. Field_sargt_Slot_inst_get (const xtensa_insnbuf insn)
  1100. {
  1101. unsigned tie_t = 0;
  1102. tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31);
  1103. tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28);
  1104. return tie_t;
  1105. }
  1106. static void
  1107. Field_sargt_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1108. {
  1109. uint32 tie_t;
  1110. tie_t = (val << 28) >> 28;
  1111. insn[0] = (insn[0] & ~0xf00) | (tie_t << 8);
  1112. tie_t = (val << 27) >> 31;
  1113. insn[0] = (insn[0] & ~0x100000) | (tie_t << 20);
  1114. }
  1115. static unsigned
  1116. Field_sargt_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  1117. {
  1118. unsigned tie_t = 0;
  1119. tie_t = (tie_t << 1) | ((insn[0] << 15) >> 31);
  1120. tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28);
  1121. return tie_t;
  1122. }
  1123. static void
  1124. Field_sargt_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  1125. {
  1126. uint32 tie_t;
  1127. tie_t = (val << 28) >> 28;
  1128. insn[0] = (insn[0] & ~0xf0) | (tie_t << 4);
  1129. tie_t = (val << 27) >> 31;
  1130. insn[0] = (insn[0] & ~0x10000) | (tie_t << 16);
  1131. }
  1132. static unsigned
  1133. Field_sargt_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  1134. {
  1135. unsigned tie_t = 0;
  1136. tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27);
  1137. return tie_t;
  1138. }
  1139. static void
  1140. Field_sargt_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  1141. {
  1142. uint32 tie_t;
  1143. tie_t = (val << 27) >> 27;
  1144. insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8);
  1145. }
  1146. static unsigned
  1147. Field_sargt_Slot_xt_flix64_slot2_get (const xtensa_insnbuf insn)
  1148. {
  1149. unsigned tie_t = 0;
  1150. tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27);
  1151. return tie_t;
  1152. }
  1153. static void
  1154. Field_sargt_Slot_xt_flix64_slot2_set (xtensa_insnbuf insn, uint32 val)
  1155. {
  1156. uint32 tie_t;
  1157. tie_t = (val << 27) >> 27;
  1158. insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8);
  1159. }
  1160. static unsigned
  1161. Field_sas4_Slot_inst_get (const xtensa_insnbuf insn)
  1162. {
  1163. unsigned tie_t = 0;
  1164. tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31);
  1165. return tie_t;
  1166. }
  1167. static void
  1168. Field_sas4_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1169. {
  1170. uint32 tie_t;
  1171. tie_t = (val << 31) >> 31;
  1172. insn[0] = (insn[0] & ~0x10) | (tie_t << 4);
  1173. }
  1174. static unsigned
  1175. Field_sas_Slot_inst_get (const xtensa_insnbuf insn)
  1176. {
  1177. unsigned tie_t = 0;
  1178. tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31);
  1179. tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28);
  1180. return tie_t;
  1181. }
  1182. static void
  1183. Field_sas_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1184. {
  1185. uint32 tie_t;
  1186. tie_t = (val << 28) >> 28;
  1187. insn[0] = (insn[0] & ~0xf00) | (tie_t << 8);
  1188. tie_t = (val << 27) >> 31;
  1189. insn[0] = (insn[0] & ~0x10) | (tie_t << 4);
  1190. }
  1191. static unsigned
  1192. Field_sas_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  1193. {
  1194. unsigned tie_t = 0;
  1195. tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31);
  1196. tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28);
  1197. return tie_t;
  1198. }
  1199. static void
  1200. Field_sas_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  1201. {
  1202. uint32 tie_t;
  1203. tie_t = (val << 28) >> 28;
  1204. insn[0] = (insn[0] & ~0xf0) | (tie_t << 4);
  1205. tie_t = (val << 27) >> 31;
  1206. insn[0] = (insn[0] & ~0x1) | (tie_t << 0);
  1207. }
  1208. static unsigned
  1209. Field_sr_Slot_inst_get (const xtensa_insnbuf insn)
  1210. {
  1211. unsigned tie_t = 0;
  1212. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  1213. tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28);
  1214. return tie_t;
  1215. }
  1216. static void
  1217. Field_sr_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1218. {
  1219. uint32 tie_t;
  1220. tie_t = (val << 28) >> 28;
  1221. insn[0] = (insn[0] & ~0xf00) | (tie_t << 8);
  1222. tie_t = (val << 24) >> 28;
  1223. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  1224. }
  1225. static unsigned
  1226. Field_sr_Slot_inst16a_get (const xtensa_insnbuf insn)
  1227. {
  1228. unsigned tie_t = 0;
  1229. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  1230. tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28);
  1231. return tie_t;
  1232. }
  1233. static void
  1234. Field_sr_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  1235. {
  1236. uint32 tie_t;
  1237. tie_t = (val << 28) >> 28;
  1238. insn[0] = (insn[0] & ~0xf00) | (tie_t << 8);
  1239. tie_t = (val << 24) >> 28;
  1240. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  1241. }
  1242. static unsigned
  1243. Field_sr_Slot_inst16b_get (const xtensa_insnbuf insn)
  1244. {
  1245. unsigned tie_t = 0;
  1246. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  1247. tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28);
  1248. return tie_t;
  1249. }
  1250. static void
  1251. Field_sr_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  1252. {
  1253. uint32 tie_t;
  1254. tie_t = (val << 28) >> 28;
  1255. insn[0] = (insn[0] & ~0xf00) | (tie_t << 8);
  1256. tie_t = (val << 24) >> 28;
  1257. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  1258. }
  1259. static unsigned
  1260. Field_st_Slot_inst_get (const xtensa_insnbuf insn)
  1261. {
  1262. unsigned tie_t = 0;
  1263. tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28);
  1264. tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28);
  1265. return tie_t;
  1266. }
  1267. static void
  1268. Field_st_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1269. {
  1270. uint32 tie_t;
  1271. tie_t = (val << 28) >> 28;
  1272. insn[0] = (insn[0] & ~0xf0) | (tie_t << 4);
  1273. tie_t = (val << 24) >> 28;
  1274. insn[0] = (insn[0] & ~0xf00) | (tie_t << 8);
  1275. }
  1276. static unsigned
  1277. Field_st_Slot_inst16a_get (const xtensa_insnbuf insn)
  1278. {
  1279. unsigned tie_t = 0;
  1280. tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28);
  1281. tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28);
  1282. return tie_t;
  1283. }
  1284. static void
  1285. Field_st_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  1286. {
  1287. uint32 tie_t;
  1288. tie_t = (val << 28) >> 28;
  1289. insn[0] = (insn[0] & ~0xf0) | (tie_t << 4);
  1290. tie_t = (val << 24) >> 28;
  1291. insn[0] = (insn[0] & ~0xf00) | (tie_t << 8);
  1292. }
  1293. static unsigned
  1294. Field_st_Slot_inst16b_get (const xtensa_insnbuf insn)
  1295. {
  1296. unsigned tie_t = 0;
  1297. tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28);
  1298. tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28);
  1299. return tie_t;
  1300. }
  1301. static void
  1302. Field_st_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  1303. {
  1304. uint32 tie_t;
  1305. tie_t = (val << 28) >> 28;
  1306. insn[0] = (insn[0] & ~0xf0) | (tie_t << 4);
  1307. tie_t = (val << 24) >> 28;
  1308. insn[0] = (insn[0] & ~0xf00) | (tie_t << 8);
  1309. }
  1310. static unsigned
  1311. Field_thi3_Slot_inst_get (const xtensa_insnbuf insn)
  1312. {
  1313. unsigned tie_t = 0;
  1314. tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29);
  1315. return tie_t;
  1316. }
  1317. static void
  1318. Field_thi3_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1319. {
  1320. uint32 tie_t;
  1321. tie_t = (val << 29) >> 29;
  1322. insn[0] = (insn[0] & ~0xe0) | (tie_t << 5);
  1323. }
  1324. static unsigned
  1325. Field_thi3_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  1326. {
  1327. unsigned tie_t = 0;
  1328. tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29);
  1329. return tie_t;
  1330. }
  1331. static void
  1332. Field_thi3_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  1333. {
  1334. uint32 tie_t;
  1335. tie_t = (val << 29) >> 29;
  1336. insn[0] = (insn[0] & ~0xe) | (tie_t << 1);
  1337. }
  1338. static unsigned
  1339. Field_imm4_Slot_inst_get (const xtensa_insnbuf insn)
  1340. {
  1341. unsigned tie_t = 0;
  1342. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  1343. return tie_t;
  1344. }
  1345. static void
  1346. Field_imm4_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1347. {
  1348. uint32 tie_t;
  1349. tie_t = (val << 28) >> 28;
  1350. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  1351. }
  1352. static unsigned
  1353. Field_imm4_Slot_inst16a_get (const xtensa_insnbuf insn)
  1354. {
  1355. unsigned tie_t = 0;
  1356. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  1357. return tie_t;
  1358. }
  1359. static void
  1360. Field_imm4_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  1361. {
  1362. uint32 tie_t;
  1363. tie_t = (val << 28) >> 28;
  1364. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  1365. }
  1366. static unsigned
  1367. Field_imm4_Slot_inst16b_get (const xtensa_insnbuf insn)
  1368. {
  1369. unsigned tie_t = 0;
  1370. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  1371. return tie_t;
  1372. }
  1373. static void
  1374. Field_imm4_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  1375. {
  1376. uint32 tie_t;
  1377. tie_t = (val << 28) >> 28;
  1378. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  1379. }
  1380. static unsigned
  1381. Field_mn_Slot_inst_get (const xtensa_insnbuf insn)
  1382. {
  1383. unsigned tie_t = 0;
  1384. tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30);
  1385. tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30);
  1386. return tie_t;
  1387. }
  1388. static void
  1389. Field_mn_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1390. {
  1391. uint32 tie_t;
  1392. tie_t = (val << 30) >> 30;
  1393. insn[0] = (insn[0] & ~0x30) | (tie_t << 4);
  1394. tie_t = (val << 28) >> 30;
  1395. insn[0] = (insn[0] & ~0xc0) | (tie_t << 6);
  1396. }
  1397. static unsigned
  1398. Field_i_Slot_inst16a_get (const xtensa_insnbuf insn)
  1399. {
  1400. unsigned tie_t = 0;
  1401. tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31);
  1402. return tie_t;
  1403. }
  1404. static void
  1405. Field_i_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  1406. {
  1407. uint32 tie_t;
  1408. tie_t = (val << 31) >> 31;
  1409. insn[0] = (insn[0] & ~0x80) | (tie_t << 7);
  1410. }
  1411. static unsigned
  1412. Field_i_Slot_inst16b_get (const xtensa_insnbuf insn)
  1413. {
  1414. unsigned tie_t = 0;
  1415. tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31);
  1416. return tie_t;
  1417. }
  1418. static void
  1419. Field_i_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  1420. {
  1421. uint32 tie_t;
  1422. tie_t = (val << 31) >> 31;
  1423. insn[0] = (insn[0] & ~0x80) | (tie_t << 7);
  1424. }
  1425. static unsigned
  1426. Field_imm6lo_Slot_inst16a_get (const xtensa_insnbuf insn)
  1427. {
  1428. unsigned tie_t = 0;
  1429. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  1430. return tie_t;
  1431. }
  1432. static void
  1433. Field_imm6lo_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  1434. {
  1435. uint32 tie_t;
  1436. tie_t = (val << 28) >> 28;
  1437. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  1438. }
  1439. static unsigned
  1440. Field_imm6lo_Slot_inst16b_get (const xtensa_insnbuf insn)
  1441. {
  1442. unsigned tie_t = 0;
  1443. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  1444. return tie_t;
  1445. }
  1446. static void
  1447. Field_imm6lo_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  1448. {
  1449. uint32 tie_t;
  1450. tie_t = (val << 28) >> 28;
  1451. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  1452. }
  1453. static unsigned
  1454. Field_imm6hi_Slot_inst16a_get (const xtensa_insnbuf insn)
  1455. {
  1456. unsigned tie_t = 0;
  1457. tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30);
  1458. return tie_t;
  1459. }
  1460. static void
  1461. Field_imm6hi_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  1462. {
  1463. uint32 tie_t;
  1464. tie_t = (val << 30) >> 30;
  1465. insn[0] = (insn[0] & ~0x30) | (tie_t << 4);
  1466. }
  1467. static unsigned
  1468. Field_imm6hi_Slot_inst16b_get (const xtensa_insnbuf insn)
  1469. {
  1470. unsigned tie_t = 0;
  1471. tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30);
  1472. return tie_t;
  1473. }
  1474. static void
  1475. Field_imm6hi_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  1476. {
  1477. uint32 tie_t;
  1478. tie_t = (val << 30) >> 30;
  1479. insn[0] = (insn[0] & ~0x30) | (tie_t << 4);
  1480. }
  1481. static unsigned
  1482. Field_imm7lo_Slot_inst16a_get (const xtensa_insnbuf insn)
  1483. {
  1484. unsigned tie_t = 0;
  1485. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  1486. return tie_t;
  1487. }
  1488. static void
  1489. Field_imm7lo_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  1490. {
  1491. uint32 tie_t;
  1492. tie_t = (val << 28) >> 28;
  1493. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  1494. }
  1495. static unsigned
  1496. Field_imm7lo_Slot_inst16b_get (const xtensa_insnbuf insn)
  1497. {
  1498. unsigned tie_t = 0;
  1499. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  1500. return tie_t;
  1501. }
  1502. static void
  1503. Field_imm7lo_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  1504. {
  1505. uint32 tie_t;
  1506. tie_t = (val << 28) >> 28;
  1507. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  1508. }
  1509. static unsigned
  1510. Field_imm7hi_Slot_inst16a_get (const xtensa_insnbuf insn)
  1511. {
  1512. unsigned tie_t = 0;
  1513. tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29);
  1514. return tie_t;
  1515. }
  1516. static void
  1517. Field_imm7hi_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  1518. {
  1519. uint32 tie_t;
  1520. tie_t = (val << 29) >> 29;
  1521. insn[0] = (insn[0] & ~0x70) | (tie_t << 4);
  1522. }
  1523. static unsigned
  1524. Field_imm7hi_Slot_inst16b_get (const xtensa_insnbuf insn)
  1525. {
  1526. unsigned tie_t = 0;
  1527. tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29);
  1528. return tie_t;
  1529. }
  1530. static void
  1531. Field_imm7hi_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  1532. {
  1533. uint32 tie_t;
  1534. tie_t = (val << 29) >> 29;
  1535. insn[0] = (insn[0] & ~0x70) | (tie_t << 4);
  1536. }
  1537. static unsigned
  1538. Field_z_Slot_inst16a_get (const xtensa_insnbuf insn)
  1539. {
  1540. unsigned tie_t = 0;
  1541. tie_t = (tie_t << 1) | ((insn[0] << 25) >> 31);
  1542. return tie_t;
  1543. }
  1544. static void
  1545. Field_z_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  1546. {
  1547. uint32 tie_t;
  1548. tie_t = (val << 31) >> 31;
  1549. insn[0] = (insn[0] & ~0x40) | (tie_t << 6);
  1550. }
  1551. static unsigned
  1552. Field_z_Slot_inst16b_get (const xtensa_insnbuf insn)
  1553. {
  1554. unsigned tie_t = 0;
  1555. tie_t = (tie_t << 1) | ((insn[0] << 25) >> 31);
  1556. return tie_t;
  1557. }
  1558. static void
  1559. Field_z_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  1560. {
  1561. uint32 tie_t;
  1562. tie_t = (val << 31) >> 31;
  1563. insn[0] = (insn[0] & ~0x40) | (tie_t << 6);
  1564. }
  1565. static unsigned
  1566. Field_imm6_Slot_inst16a_get (const xtensa_insnbuf insn)
  1567. {
  1568. unsigned tie_t = 0;
  1569. tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30);
  1570. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  1571. return tie_t;
  1572. }
  1573. static void
  1574. Field_imm6_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  1575. {
  1576. uint32 tie_t;
  1577. tie_t = (val << 28) >> 28;
  1578. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  1579. tie_t = (val << 26) >> 30;
  1580. insn[0] = (insn[0] & ~0x30) | (tie_t << 4);
  1581. }
  1582. static unsigned
  1583. Field_imm6_Slot_inst16b_get (const xtensa_insnbuf insn)
  1584. {
  1585. unsigned tie_t = 0;
  1586. tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30);
  1587. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  1588. return tie_t;
  1589. }
  1590. static void
  1591. Field_imm6_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  1592. {
  1593. uint32 tie_t;
  1594. tie_t = (val << 28) >> 28;
  1595. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  1596. tie_t = (val << 26) >> 30;
  1597. insn[0] = (insn[0] & ~0x30) | (tie_t << 4);
  1598. }
  1599. static unsigned
  1600. Field_imm7_Slot_inst16a_get (const xtensa_insnbuf insn)
  1601. {
  1602. unsigned tie_t = 0;
  1603. tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29);
  1604. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  1605. return tie_t;
  1606. }
  1607. static void
  1608. Field_imm7_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  1609. {
  1610. uint32 tie_t;
  1611. tie_t = (val << 28) >> 28;
  1612. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  1613. tie_t = (val << 25) >> 29;
  1614. insn[0] = (insn[0] & ~0x70) | (tie_t << 4);
  1615. }
  1616. static unsigned
  1617. Field_imm7_Slot_inst16b_get (const xtensa_insnbuf insn)
  1618. {
  1619. unsigned tie_t = 0;
  1620. tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29);
  1621. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  1622. return tie_t;
  1623. }
  1624. static void
  1625. Field_imm7_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  1626. {
  1627. uint32 tie_t;
  1628. tie_t = (val << 28) >> 28;
  1629. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  1630. tie_t = (val << 25) >> 29;
  1631. insn[0] = (insn[0] & ~0x70) | (tie_t << 4);
  1632. }
  1633. static unsigned
  1634. Field_imm7_Slot_xt_flix64_slot2_get (const xtensa_insnbuf insn)
  1635. {
  1636. unsigned tie_t = 0;
  1637. tie_t = (tie_t << 7) | ((insn[0] << 25) >> 25);
  1638. return tie_t;
  1639. }
  1640. static void
  1641. Field_imm7_Slot_xt_flix64_slot2_set (xtensa_insnbuf insn, uint32 val)
  1642. {
  1643. uint32 tie_t;
  1644. tie_t = (val << 25) >> 25;
  1645. insn[0] = (insn[0] & ~0x7f) | (tie_t << 0);
  1646. }
  1647. static unsigned
  1648. Field_r3_Slot_inst_get (const xtensa_insnbuf insn)
  1649. {
  1650. unsigned tie_t = 0;
  1651. tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31);
  1652. return tie_t;
  1653. }
  1654. static void
  1655. Field_r3_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1656. {
  1657. uint32 tie_t;
  1658. tie_t = (val << 31) >> 31;
  1659. insn[0] = (insn[0] & ~0x8000) | (tie_t << 15);
  1660. }
  1661. static unsigned
  1662. Field_rbit2_Slot_inst_get (const xtensa_insnbuf insn)
  1663. {
  1664. unsigned tie_t = 0;
  1665. tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31);
  1666. return tie_t;
  1667. }
  1668. static void
  1669. Field_rbit2_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1670. {
  1671. uint32 tie_t;
  1672. tie_t = (val << 31) >> 31;
  1673. insn[0] = (insn[0] & ~0x4000) | (tie_t << 14);
  1674. }
  1675. static unsigned
  1676. Field_rhi_Slot_inst_get (const xtensa_insnbuf insn)
  1677. {
  1678. unsigned tie_t = 0;
  1679. tie_t = (tie_t << 2) | ((insn[0] << 16) >> 30);
  1680. return tie_t;
  1681. }
  1682. static void
  1683. Field_rhi_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1684. {
  1685. uint32 tie_t;
  1686. tie_t = (val << 30) >> 30;
  1687. insn[0] = (insn[0] & ~0xc000) | (tie_t << 14);
  1688. }
  1689. static unsigned
  1690. Field_t3_Slot_inst_get (const xtensa_insnbuf insn)
  1691. {
  1692. unsigned tie_t = 0;
  1693. tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31);
  1694. return tie_t;
  1695. }
  1696. static void
  1697. Field_t3_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1698. {
  1699. uint32 tie_t;
  1700. tie_t = (val << 31) >> 31;
  1701. insn[0] = (insn[0] & ~0x80) | (tie_t << 7);
  1702. }
  1703. static unsigned
  1704. Field_tbit2_Slot_inst_get (const xtensa_insnbuf insn)
  1705. {
  1706. unsigned tie_t = 0;
  1707. tie_t = (tie_t << 1) | ((insn[0] << 25) >> 31);
  1708. return tie_t;
  1709. }
  1710. static void
  1711. Field_tbit2_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1712. {
  1713. uint32 tie_t;
  1714. tie_t = (val << 31) >> 31;
  1715. insn[0] = (insn[0] & ~0x40) | (tie_t << 6);
  1716. }
  1717. static unsigned
  1718. Field_tlo_Slot_inst_get (const xtensa_insnbuf insn)
  1719. {
  1720. unsigned tie_t = 0;
  1721. tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30);
  1722. return tie_t;
  1723. }
  1724. static void
  1725. Field_tlo_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1726. {
  1727. uint32 tie_t;
  1728. tie_t = (val << 30) >> 30;
  1729. insn[0] = (insn[0] & ~0x30) | (tie_t << 4);
  1730. }
  1731. static unsigned
  1732. Field_w_Slot_inst_get (const xtensa_insnbuf insn)
  1733. {
  1734. unsigned tie_t = 0;
  1735. tie_t = (tie_t << 2) | ((insn[0] << 18) >> 30);
  1736. return tie_t;
  1737. }
  1738. static void
  1739. Field_w_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1740. {
  1741. uint32 tie_t;
  1742. tie_t = (val << 30) >> 30;
  1743. insn[0] = (insn[0] & ~0x3000) | (tie_t << 12);
  1744. }
  1745. static unsigned
  1746. Field_y_Slot_inst_get (const xtensa_insnbuf insn)
  1747. {
  1748. unsigned tie_t = 0;
  1749. tie_t = (tie_t << 1) | ((insn[0] << 25) >> 31);
  1750. return tie_t;
  1751. }
  1752. static void
  1753. Field_y_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1754. {
  1755. uint32 tie_t;
  1756. tie_t = (val << 31) >> 31;
  1757. insn[0] = (insn[0] & ~0x40) | (tie_t << 6);
  1758. }
  1759. static unsigned
  1760. Field_x_Slot_inst_get (const xtensa_insnbuf insn)
  1761. {
  1762. unsigned tie_t = 0;
  1763. tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31);
  1764. return tie_t;
  1765. }
  1766. static void
  1767. Field_x_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1768. {
  1769. uint32 tie_t;
  1770. tie_t = (val << 31) >> 31;
  1771. insn[0] = (insn[0] & ~0x4000) | (tie_t << 14);
  1772. }
  1773. static unsigned
  1774. Field_t2_Slot_inst_get (const xtensa_insnbuf insn)
  1775. {
  1776. unsigned tie_t = 0;
  1777. tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29);
  1778. return tie_t;
  1779. }
  1780. static void
  1781. Field_t2_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1782. {
  1783. uint32 tie_t;
  1784. tie_t = (val << 29) >> 29;
  1785. insn[0] = (insn[0] & ~0xe0) | (tie_t << 5);
  1786. }
  1787. static unsigned
  1788. Field_t2_Slot_inst16a_get (const xtensa_insnbuf insn)
  1789. {
  1790. unsigned tie_t = 0;
  1791. tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29);
  1792. return tie_t;
  1793. }
  1794. static void
  1795. Field_t2_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  1796. {
  1797. uint32 tie_t;
  1798. tie_t = (val << 29) >> 29;
  1799. insn[0] = (insn[0] & ~0xe0) | (tie_t << 5);
  1800. }
  1801. static unsigned
  1802. Field_t2_Slot_inst16b_get (const xtensa_insnbuf insn)
  1803. {
  1804. unsigned tie_t = 0;
  1805. tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29);
  1806. return tie_t;
  1807. }
  1808. static void
  1809. Field_t2_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  1810. {
  1811. uint32 tie_t;
  1812. tie_t = (val << 29) >> 29;
  1813. insn[0] = (insn[0] & ~0xe0) | (tie_t << 5);
  1814. }
  1815. static unsigned
  1816. Field_s2_Slot_inst_get (const xtensa_insnbuf insn)
  1817. {
  1818. unsigned tie_t = 0;
  1819. tie_t = (tie_t << 3) | ((insn[0] << 20) >> 29);
  1820. return tie_t;
  1821. }
  1822. static void
  1823. Field_s2_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1824. {
  1825. uint32 tie_t;
  1826. tie_t = (val << 29) >> 29;
  1827. insn[0] = (insn[0] & ~0xe00) | (tie_t << 9);
  1828. }
  1829. static unsigned
  1830. Field_s2_Slot_inst16a_get (const xtensa_insnbuf insn)
  1831. {
  1832. unsigned tie_t = 0;
  1833. tie_t = (tie_t << 3) | ((insn[0] << 20) >> 29);
  1834. return tie_t;
  1835. }
  1836. static void
  1837. Field_s2_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  1838. {
  1839. uint32 tie_t;
  1840. tie_t = (val << 29) >> 29;
  1841. insn[0] = (insn[0] & ~0xe00) | (tie_t << 9);
  1842. }
  1843. static unsigned
  1844. Field_s2_Slot_inst16b_get (const xtensa_insnbuf insn)
  1845. {
  1846. unsigned tie_t = 0;
  1847. tie_t = (tie_t << 3) | ((insn[0] << 20) >> 29);
  1848. return tie_t;
  1849. }
  1850. static void
  1851. Field_s2_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  1852. {
  1853. uint32 tie_t;
  1854. tie_t = (val << 29) >> 29;
  1855. insn[0] = (insn[0] & ~0xe00) | (tie_t << 9);
  1856. }
  1857. static unsigned
  1858. Field_r2_Slot_inst_get (const xtensa_insnbuf insn)
  1859. {
  1860. unsigned tie_t = 0;
  1861. tie_t = (tie_t << 3) | ((insn[0] << 16) >> 29);
  1862. return tie_t;
  1863. }
  1864. static void
  1865. Field_r2_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1866. {
  1867. uint32 tie_t;
  1868. tie_t = (val << 29) >> 29;
  1869. insn[0] = (insn[0] & ~0xe000) | (tie_t << 13);
  1870. }
  1871. static unsigned
  1872. Field_r2_Slot_inst16a_get (const xtensa_insnbuf insn)
  1873. {
  1874. unsigned tie_t = 0;
  1875. tie_t = (tie_t << 3) | ((insn[0] << 16) >> 29);
  1876. return tie_t;
  1877. }
  1878. static void
  1879. Field_r2_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  1880. {
  1881. uint32 tie_t;
  1882. tie_t = (val << 29) >> 29;
  1883. insn[0] = (insn[0] & ~0xe000) | (tie_t << 13);
  1884. }
  1885. static unsigned
  1886. Field_r2_Slot_inst16b_get (const xtensa_insnbuf insn)
  1887. {
  1888. unsigned tie_t = 0;
  1889. tie_t = (tie_t << 3) | ((insn[0] << 16) >> 29);
  1890. return tie_t;
  1891. }
  1892. static void
  1893. Field_r2_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  1894. {
  1895. uint32 tie_t;
  1896. tie_t = (val << 29) >> 29;
  1897. insn[0] = (insn[0] & ~0xe000) | (tie_t << 13);
  1898. }
  1899. static unsigned
  1900. Field_t4_Slot_inst_get (const xtensa_insnbuf insn)
  1901. {
  1902. unsigned tie_t = 0;
  1903. tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30);
  1904. return tie_t;
  1905. }
  1906. static void
  1907. Field_t4_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1908. {
  1909. uint32 tie_t;
  1910. tie_t = (val << 30) >> 30;
  1911. insn[0] = (insn[0] & ~0xc0) | (tie_t << 6);
  1912. }
  1913. static unsigned
  1914. Field_t4_Slot_inst16a_get (const xtensa_insnbuf insn)
  1915. {
  1916. unsigned tie_t = 0;
  1917. tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30);
  1918. return tie_t;
  1919. }
  1920. static void
  1921. Field_t4_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  1922. {
  1923. uint32 tie_t;
  1924. tie_t = (val << 30) >> 30;
  1925. insn[0] = (insn[0] & ~0xc0) | (tie_t << 6);
  1926. }
  1927. static unsigned
  1928. Field_t4_Slot_inst16b_get (const xtensa_insnbuf insn)
  1929. {
  1930. unsigned tie_t = 0;
  1931. tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30);
  1932. return tie_t;
  1933. }
  1934. static void
  1935. Field_t4_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  1936. {
  1937. uint32 tie_t;
  1938. tie_t = (val << 30) >> 30;
  1939. insn[0] = (insn[0] & ~0xc0) | (tie_t << 6);
  1940. }
  1941. static unsigned
  1942. Field_s4_Slot_inst_get (const xtensa_insnbuf insn)
  1943. {
  1944. unsigned tie_t = 0;
  1945. tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30);
  1946. return tie_t;
  1947. }
  1948. static void
  1949. Field_s4_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1950. {
  1951. uint32 tie_t;
  1952. tie_t = (val << 30) >> 30;
  1953. insn[0] = (insn[0] & ~0xc00) | (tie_t << 10);
  1954. }
  1955. static unsigned
  1956. Field_s4_Slot_inst16a_get (const xtensa_insnbuf insn)
  1957. {
  1958. unsigned tie_t = 0;
  1959. tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30);
  1960. return tie_t;
  1961. }
  1962. static void
  1963. Field_s4_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  1964. {
  1965. uint32 tie_t;
  1966. tie_t = (val << 30) >> 30;
  1967. insn[0] = (insn[0] & ~0xc00) | (tie_t << 10);
  1968. }
  1969. static unsigned
  1970. Field_s4_Slot_inst16b_get (const xtensa_insnbuf insn)
  1971. {
  1972. unsigned tie_t = 0;
  1973. tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30);
  1974. return tie_t;
  1975. }
  1976. static void
  1977. Field_s4_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  1978. {
  1979. uint32 tie_t;
  1980. tie_t = (val << 30) >> 30;
  1981. insn[0] = (insn[0] & ~0xc00) | (tie_t << 10);
  1982. }
  1983. static unsigned
  1984. Field_r4_Slot_inst_get (const xtensa_insnbuf insn)
  1985. {
  1986. unsigned tie_t = 0;
  1987. tie_t = (tie_t << 2) | ((insn[0] << 16) >> 30);
  1988. return tie_t;
  1989. }
  1990. static void
  1991. Field_r4_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  1992. {
  1993. uint32 tie_t;
  1994. tie_t = (val << 30) >> 30;
  1995. insn[0] = (insn[0] & ~0xc000) | (tie_t << 14);
  1996. }
  1997. static unsigned
  1998. Field_r4_Slot_inst16a_get (const xtensa_insnbuf insn)
  1999. {
  2000. unsigned tie_t = 0;
  2001. tie_t = (tie_t << 2) | ((insn[0] << 16) >> 30);
  2002. return tie_t;
  2003. }
  2004. static void
  2005. Field_r4_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  2006. {
  2007. uint32 tie_t;
  2008. tie_t = (val << 30) >> 30;
  2009. insn[0] = (insn[0] & ~0xc000) | (tie_t << 14);
  2010. }
  2011. static unsigned
  2012. Field_r4_Slot_inst16b_get (const xtensa_insnbuf insn)
  2013. {
  2014. unsigned tie_t = 0;
  2015. tie_t = (tie_t << 2) | ((insn[0] << 16) >> 30);
  2016. return tie_t;
  2017. }
  2018. static void
  2019. Field_r4_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  2020. {
  2021. uint32 tie_t;
  2022. tie_t = (val << 30) >> 30;
  2023. insn[0] = (insn[0] & ~0xc000) | (tie_t << 14);
  2024. }
  2025. static unsigned
  2026. Field_t8_Slot_inst_get (const xtensa_insnbuf insn)
  2027. {
  2028. unsigned tie_t = 0;
  2029. tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31);
  2030. return tie_t;
  2031. }
  2032. static void
  2033. Field_t8_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  2034. {
  2035. uint32 tie_t;
  2036. tie_t = (val << 31) >> 31;
  2037. insn[0] = (insn[0] & ~0x80) | (tie_t << 7);
  2038. }
  2039. static unsigned
  2040. Field_t8_Slot_inst16a_get (const xtensa_insnbuf insn)
  2041. {
  2042. unsigned tie_t = 0;
  2043. tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31);
  2044. return tie_t;
  2045. }
  2046. static void
  2047. Field_t8_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  2048. {
  2049. uint32 tie_t;
  2050. tie_t = (val << 31) >> 31;
  2051. insn[0] = (insn[0] & ~0x80) | (tie_t << 7);
  2052. }
  2053. static unsigned
  2054. Field_t8_Slot_inst16b_get (const xtensa_insnbuf insn)
  2055. {
  2056. unsigned tie_t = 0;
  2057. tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31);
  2058. return tie_t;
  2059. }
  2060. static void
  2061. Field_t8_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  2062. {
  2063. uint32 tie_t;
  2064. tie_t = (val << 31) >> 31;
  2065. insn[0] = (insn[0] & ~0x80) | (tie_t << 7);
  2066. }
  2067. static unsigned
  2068. Field_s8_Slot_inst_get (const xtensa_insnbuf insn)
  2069. {
  2070. unsigned tie_t = 0;
  2071. tie_t = (tie_t << 1) | ((insn[0] << 20) >> 31);
  2072. return tie_t;
  2073. }
  2074. static void
  2075. Field_s8_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  2076. {
  2077. uint32 tie_t;
  2078. tie_t = (val << 31) >> 31;
  2079. insn[0] = (insn[0] & ~0x800) | (tie_t << 11);
  2080. }
  2081. static unsigned
  2082. Field_s8_Slot_inst16a_get (const xtensa_insnbuf insn)
  2083. {
  2084. unsigned tie_t = 0;
  2085. tie_t = (tie_t << 1) | ((insn[0] << 20) >> 31);
  2086. return tie_t;
  2087. }
  2088. static void
  2089. Field_s8_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  2090. {
  2091. uint32 tie_t;
  2092. tie_t = (val << 31) >> 31;
  2093. insn[0] = (insn[0] & ~0x800) | (tie_t << 11);
  2094. }
  2095. static unsigned
  2096. Field_s8_Slot_inst16b_get (const xtensa_insnbuf insn)
  2097. {
  2098. unsigned tie_t = 0;
  2099. tie_t = (tie_t << 1) | ((insn[0] << 20) >> 31);
  2100. return tie_t;
  2101. }
  2102. static void
  2103. Field_s8_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  2104. {
  2105. uint32 tie_t;
  2106. tie_t = (val << 31) >> 31;
  2107. insn[0] = (insn[0] & ~0x800) | (tie_t << 11);
  2108. }
  2109. static unsigned
  2110. Field_r8_Slot_inst_get (const xtensa_insnbuf insn)
  2111. {
  2112. unsigned tie_t = 0;
  2113. tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31);
  2114. return tie_t;
  2115. }
  2116. static void
  2117. Field_r8_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  2118. {
  2119. uint32 tie_t;
  2120. tie_t = (val << 31) >> 31;
  2121. insn[0] = (insn[0] & ~0x8000) | (tie_t << 15);
  2122. }
  2123. static unsigned
  2124. Field_r8_Slot_inst16a_get (const xtensa_insnbuf insn)
  2125. {
  2126. unsigned tie_t = 0;
  2127. tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31);
  2128. return tie_t;
  2129. }
  2130. static void
  2131. Field_r8_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val)
  2132. {
  2133. uint32 tie_t;
  2134. tie_t = (val << 31) >> 31;
  2135. insn[0] = (insn[0] & ~0x8000) | (tie_t << 15);
  2136. }
  2137. static unsigned
  2138. Field_r8_Slot_inst16b_get (const xtensa_insnbuf insn)
  2139. {
  2140. unsigned tie_t = 0;
  2141. tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31);
  2142. return tie_t;
  2143. }
  2144. static void
  2145. Field_r8_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val)
  2146. {
  2147. uint32 tie_t;
  2148. tie_t = (val << 31) >> 31;
  2149. insn[0] = (insn[0] & ~0x8000) | (tie_t << 15);
  2150. }
  2151. static unsigned
  2152. Field_xt_wbr15_imm_Slot_inst_get (const xtensa_insnbuf insn)
  2153. {
  2154. unsigned tie_t = 0;
  2155. tie_t = (tie_t << 15) | ((insn[0] << 8) >> 17);
  2156. return tie_t;
  2157. }
  2158. static void
  2159. Field_xt_wbr15_imm_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  2160. {
  2161. uint32 tie_t;
  2162. tie_t = (val << 17) >> 17;
  2163. insn[0] = (insn[0] & ~0xfffe00) | (tie_t << 9);
  2164. }
  2165. static unsigned
  2166. Field_xt_wbr18_imm_Slot_inst_get (const xtensa_insnbuf insn)
  2167. {
  2168. unsigned tie_t = 0;
  2169. tie_t = (tie_t << 18) | ((insn[0] << 8) >> 14);
  2170. return tie_t;
  2171. }
  2172. static void
  2173. Field_xt_wbr18_imm_Slot_inst_set (xtensa_insnbuf insn, uint32 val)
  2174. {
  2175. uint32 tie_t;
  2176. tie_t = (val << 14) >> 14;
  2177. insn[0] = (insn[0] & ~0xffffc0) | (tie_t << 6);
  2178. }
  2179. static unsigned
  2180. Field_xt_wbr18_imm_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  2181. {
  2182. unsigned tie_t = 0;
  2183. tie_t = (tie_t << 18) | ((insn[0] << 6) >> 14);
  2184. return tie_t;
  2185. }
  2186. static void
  2187. Field_xt_wbr18_imm_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  2188. {
  2189. uint32 tie_t;
  2190. tie_t = (val << 14) >> 14;
  2191. insn[0] = (insn[0] & ~0x3ffff00) | (tie_t << 8);
  2192. }
  2193. static unsigned
  2194. Field_op0_xt_flix64_slot0_s3_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  2195. {
  2196. unsigned tie_t = 0;
  2197. tie_t = (tie_t << 4) | ((insn[0] << 8) >> 28);
  2198. return tie_t;
  2199. }
  2200. static void
  2201. Field_op0_xt_flix64_slot0_s3_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  2202. {
  2203. uint32 tie_t;
  2204. tie_t = (val << 28) >> 28;
  2205. insn[0] = (insn[0] & ~0xf00000) | (tie_t << 20);
  2206. }
  2207. static unsigned
  2208. Field_combined3e2c5767_fld7_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  2209. {
  2210. unsigned tie_t = 0;
  2211. tie_t = (tie_t << 3) | ((insn[0] << 16) >> 29);
  2212. return tie_t;
  2213. }
  2214. static void
  2215. Field_combined3e2c5767_fld7_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  2216. {
  2217. uint32 tie_t;
  2218. tie_t = (val << 29) >> 29;
  2219. insn[0] = (insn[0] & ~0xe000) | (tie_t << 13);
  2220. }
  2221. static unsigned
  2222. Field_combined3e2c5767_fld8_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  2223. {
  2224. unsigned tie_t = 0;
  2225. tie_t = (tie_t << 3) | ((insn[0] << 16) >> 29);
  2226. return tie_t;
  2227. }
  2228. static void
  2229. Field_combined3e2c5767_fld8_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  2230. {
  2231. uint32 tie_t;
  2232. tie_t = (val << 29) >> 29;
  2233. insn[0] = (insn[0] & ~0xe000) | (tie_t << 13);
  2234. }
  2235. static unsigned
  2236. Field_combined3e2c5767_fld9_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  2237. {
  2238. unsigned tie_t = 0;
  2239. tie_t = (tie_t << 3) | ((insn[0] << 12) >> 29);
  2240. return tie_t;
  2241. }
  2242. static void
  2243. Field_combined3e2c5767_fld9_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  2244. {
  2245. uint32 tie_t;
  2246. tie_t = (val << 29) >> 29;
  2247. insn[0] = (insn[0] & ~0xe0000) | (tie_t << 17);
  2248. }
  2249. static unsigned
  2250. Field_combined3e2c5767_fld11_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  2251. {
  2252. unsigned tie_t = 0;
  2253. tie_t = (tie_t << 3) | ((insn[0] << 12) >> 29);
  2254. return tie_t;
  2255. }
  2256. static void
  2257. Field_combined3e2c5767_fld11_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  2258. {
  2259. uint32 tie_t;
  2260. tie_t = (val << 29) >> 29;
  2261. insn[0] = (insn[0] & ~0xe0000) | (tie_t << 17);
  2262. }
  2263. static unsigned
  2264. Field_combined3e2c5767_fld49xt_flix64_slot0_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  2265. {
  2266. unsigned tie_t = 0;
  2267. tie_t = (tie_t << 4) | ((insn[0] << 12) >> 28);
  2268. tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28);
  2269. return tie_t;
  2270. }
  2271. static void
  2272. Field_combined3e2c5767_fld49xt_flix64_slot0_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  2273. {
  2274. uint32 tie_t;
  2275. tie_t = (val << 28) >> 28;
  2276. insn[0] = (insn[0] & ~0xf00) | (tie_t << 8);
  2277. tie_t = (val << 24) >> 28;
  2278. insn[0] = (insn[0] & ~0xf0000) | (tie_t << 16);
  2279. }
  2280. static unsigned
  2281. Field_op0_s4_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2282. {
  2283. unsigned tie_t = 0;
  2284. tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30);
  2285. return tie_t;
  2286. }
  2287. static void
  2288. Field_op0_s4_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2289. {
  2290. uint32 tie_t;
  2291. tie_t = (val << 30) >> 30;
  2292. insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18);
  2293. }
  2294. static unsigned
  2295. Field_combined3e2c5767_fld16_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2296. {
  2297. unsigned tie_t = 0;
  2298. tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28);
  2299. return tie_t;
  2300. }
  2301. static void
  2302. Field_combined3e2c5767_fld16_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2303. {
  2304. uint32 tie_t;
  2305. tie_t = (val << 28) >> 28;
  2306. insn[0] = (insn[0] & ~0xf000) | (tie_t << 12);
  2307. }
  2308. static unsigned
  2309. Field_combined3e2c5767_fld19xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2310. {
  2311. unsigned tie_t = 0;
  2312. tie_t = (tie_t << 1) | ((insn[0] << 14) >> 31);
  2313. return tie_t;
  2314. }
  2315. static void
  2316. Field_combined3e2c5767_fld19xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2317. {
  2318. uint32 tie_t;
  2319. tie_t = (val << 31) >> 31;
  2320. insn[0] = (insn[0] & ~0x20000) | (tie_t << 17);
  2321. }
  2322. static unsigned
  2323. Field_combined3e2c5767_fld20xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2324. {
  2325. unsigned tie_t = 0;
  2326. tie_t = (tie_t << 2) | ((insn[0] << 14) >> 30);
  2327. return tie_t;
  2328. }
  2329. static void
  2330. Field_combined3e2c5767_fld20xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2331. {
  2332. uint32 tie_t;
  2333. tie_t = (val << 30) >> 30;
  2334. insn[0] = (insn[0] & ~0x30000) | (tie_t << 16);
  2335. }
  2336. static unsigned
  2337. Field_combined3e2c5767_fld21xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2338. {
  2339. unsigned tie_t = 0;
  2340. tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27);
  2341. return tie_t;
  2342. }
  2343. static void
  2344. Field_combined3e2c5767_fld21xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2345. {
  2346. uint32 tie_t;
  2347. tie_t = (val << 27) >> 27;
  2348. insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13);
  2349. }
  2350. static unsigned
  2351. Field_combined3e2c5767_fld22xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2352. {
  2353. unsigned tie_t = 0;
  2354. tie_t = (tie_t << 6) | ((insn[0] << 14) >> 26);
  2355. return tie_t;
  2356. }
  2357. static void
  2358. Field_combined3e2c5767_fld22xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2359. {
  2360. uint32 tie_t;
  2361. tie_t = (val << 26) >> 26;
  2362. insn[0] = (insn[0] & ~0x3f000) | (tie_t << 12);
  2363. }
  2364. static unsigned
  2365. Field_combined3e2c5767_fld23xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2366. {
  2367. unsigned tie_t = 0;
  2368. tie_t = (tie_t << 6) | ((insn[0] << 14) >> 26);
  2369. tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29);
  2370. return tie_t;
  2371. }
  2372. static void
  2373. Field_combined3e2c5767_fld23xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2374. {
  2375. uint32 tie_t;
  2376. tie_t = (val << 29) >> 29;
  2377. insn[0] = (insn[0] & ~0x70) | (tie_t << 4);
  2378. tie_t = (val << 23) >> 26;
  2379. insn[0] = (insn[0] & ~0x3f000) | (tie_t << 12);
  2380. }
  2381. static unsigned
  2382. Field_combined3e2c5767_fld25xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2383. {
  2384. unsigned tie_t = 0;
  2385. tie_t = (tie_t << 6) | ((insn[0] << 14) >> 26);
  2386. tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29);
  2387. return tie_t;
  2388. }
  2389. static void
  2390. Field_combined3e2c5767_fld25xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2391. {
  2392. uint32 tie_t;
  2393. tie_t = (val << 29) >> 29;
  2394. insn[0] = (insn[0] & ~0x70) | (tie_t << 4);
  2395. tie_t = (val << 23) >> 26;
  2396. insn[0] = (insn[0] & ~0x3f000) | (tie_t << 12);
  2397. }
  2398. static unsigned
  2399. Field_combined3e2c5767_fld26xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2400. {
  2401. unsigned tie_t = 0;
  2402. tie_t = (tie_t << 6) | ((insn[0] << 14) >> 26);
  2403. tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30);
  2404. return tie_t;
  2405. }
  2406. static void
  2407. Field_combined3e2c5767_fld26xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2408. {
  2409. uint32 tie_t;
  2410. tie_t = (val << 30) >> 30;
  2411. insn[0] = (insn[0] & ~0x60) | (tie_t << 5);
  2412. tie_t = (val << 24) >> 26;
  2413. insn[0] = (insn[0] & ~0x3f000) | (tie_t << 12);
  2414. }
  2415. static unsigned
  2416. Field_combined3e2c5767_fld28xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2417. {
  2418. unsigned tie_t = 0;
  2419. tie_t = (tie_t << 6) | ((insn[0] << 14) >> 26);
  2420. tie_t = (tie_t << 1) | ((insn[0] << 25) >> 31);
  2421. return tie_t;
  2422. }
  2423. static void
  2424. Field_combined3e2c5767_fld28xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2425. {
  2426. uint32 tie_t;
  2427. tie_t = (val << 31) >> 31;
  2428. insn[0] = (insn[0] & ~0x40) | (tie_t << 6);
  2429. tie_t = (val << 25) >> 26;
  2430. insn[0] = (insn[0] & ~0x3f000) | (tie_t << 12);
  2431. }
  2432. static unsigned
  2433. Field_combined3e2c5767_fld30xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2434. {
  2435. unsigned tie_t = 0;
  2436. tie_t = (tie_t << 6) | ((insn[0] << 14) >> 26);
  2437. tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30);
  2438. return tie_t;
  2439. }
  2440. static void
  2441. Field_combined3e2c5767_fld30xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2442. {
  2443. uint32 tie_t;
  2444. tie_t = (val << 30) >> 30;
  2445. insn[0] = (insn[0] & ~0x300) | (tie_t << 8);
  2446. tie_t = (val << 24) >> 26;
  2447. insn[0] = (insn[0] & ~0x3f000) | (tie_t << 12);
  2448. }
  2449. static unsigned
  2450. Field_combined3e2c5767_fld32xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2451. {
  2452. unsigned tie_t = 0;
  2453. tie_t = (tie_t << 6) | ((insn[0] << 14) >> 26);
  2454. tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30);
  2455. return tie_t;
  2456. }
  2457. static void
  2458. Field_combined3e2c5767_fld32xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2459. {
  2460. uint32 tie_t;
  2461. tie_t = (val << 30) >> 30;
  2462. insn[0] = (insn[0] & ~0x300) | (tie_t << 8);
  2463. tie_t = (val << 24) >> 26;
  2464. insn[0] = (insn[0] & ~0x3f000) | (tie_t << 12);
  2465. }
  2466. static unsigned
  2467. Field_combined3e2c5767_fld33xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2468. {
  2469. unsigned tie_t = 0;
  2470. tie_t = (tie_t << 6) | ((insn[0] << 14) >> 26);
  2471. tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31);
  2472. return tie_t;
  2473. }
  2474. static void
  2475. Field_combined3e2c5767_fld33xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2476. {
  2477. uint32 tie_t;
  2478. tie_t = (val << 31) >> 31;
  2479. insn[0] = (insn[0] & ~0x200) | (tie_t << 9);
  2480. tie_t = (val << 25) >> 26;
  2481. insn[0] = (insn[0] & ~0x3f000) | (tie_t << 12);
  2482. }
  2483. static unsigned
  2484. Field_combined3e2c5767_fld35xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2485. {
  2486. unsigned tie_t = 0;
  2487. tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29);
  2488. return tie_t;
  2489. }
  2490. static void
  2491. Field_combined3e2c5767_fld35xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2492. {
  2493. uint32 tie_t;
  2494. tie_t = (val << 29) >> 29;
  2495. insn[0] = (insn[0] & ~0x38000) | (tie_t << 15);
  2496. }
  2497. static unsigned
  2498. Field_combined3e2c5767_fld51xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2499. {
  2500. unsigned tie_t = 0;
  2501. tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31);
  2502. return tie_t;
  2503. }
  2504. static void
  2505. Field_combined3e2c5767_fld51xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2506. {
  2507. uint32 tie_t;
  2508. tie_t = (val << 31) >> 31;
  2509. insn[0] = (insn[0] & ~0x80) | (tie_t << 7);
  2510. }
  2511. static unsigned
  2512. Field_combined3e2c5767_fld52xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2513. {
  2514. unsigned tie_t = 0;
  2515. tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31);
  2516. tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28);
  2517. return tie_t;
  2518. }
  2519. static void
  2520. Field_combined3e2c5767_fld52xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2521. {
  2522. uint32 tie_t;
  2523. tie_t = (val << 28) >> 28;
  2524. insn[0] = (insn[0] & ~0xf) | (tie_t << 0);
  2525. tie_t = (val << 27) >> 31;
  2526. insn[0] = (insn[0] & ~0x80) | (tie_t << 7);
  2527. }
  2528. static unsigned
  2529. Field_combined3e2c5767_fld53xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2530. {
  2531. unsigned tie_t = 0;
  2532. tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30);
  2533. return tie_t;
  2534. }
  2535. static void
  2536. Field_combined3e2c5767_fld53xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2537. {
  2538. uint32 tie_t;
  2539. tie_t = (val << 30) >> 30;
  2540. insn[0] = (insn[0] & ~0xc00) | (tie_t << 10);
  2541. }
  2542. static unsigned
  2543. Field_combined3e2c5767_fld54xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2544. {
  2545. unsigned tie_t = 0;
  2546. tie_t = (tie_t << 5) | ((insn[0] << 20) >> 27);
  2547. tie_t = (tie_t << 6) | ((insn[0] << 26) >> 26);
  2548. return tie_t;
  2549. }
  2550. static void
  2551. Field_combined3e2c5767_fld54xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2552. {
  2553. uint32 tie_t;
  2554. tie_t = (val << 26) >> 26;
  2555. insn[0] = (insn[0] & ~0x3f) | (tie_t << 0);
  2556. tie_t = (val << 21) >> 27;
  2557. insn[0] = (insn[0] & ~0xf80) | (tie_t << 7);
  2558. }
  2559. static unsigned
  2560. Field_combined3e2c5767_fld57xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2561. {
  2562. unsigned tie_t = 0;
  2563. tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31);
  2564. tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28);
  2565. return tie_t;
  2566. }
  2567. static void
  2568. Field_combined3e2c5767_fld57xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2569. {
  2570. uint32 tie_t;
  2571. tie_t = (val << 28) >> 28;
  2572. insn[0] = (insn[0] & ~0xf) | (tie_t << 0);
  2573. tie_t = (val << 27) >> 31;
  2574. insn[0] = (insn[0] & ~0x1000) | (tie_t << 12);
  2575. }
  2576. static unsigned
  2577. Field_combined3e2c5767_fld58xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2578. {
  2579. unsigned tie_t = 0;
  2580. tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30);
  2581. tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31);
  2582. return tie_t;
  2583. }
  2584. static void
  2585. Field_combined3e2c5767_fld58xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2586. {
  2587. uint32 tie_t;
  2588. tie_t = (val << 31) >> 31;
  2589. insn[0] = (insn[0] & ~0x100) | (tie_t << 8);
  2590. tie_t = (val << 29) >> 30;
  2591. insn[0] = (insn[0] & ~0xc00) | (tie_t << 10);
  2592. }
  2593. static unsigned
  2594. Field_combined3e2c5767_fld60xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2595. {
  2596. unsigned tie_t = 0;
  2597. tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31);
  2598. tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27);
  2599. return tie_t;
  2600. }
  2601. static void
  2602. Field_combined3e2c5767_fld60xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2603. {
  2604. uint32 tie_t;
  2605. tie_t = (val << 27) >> 27;
  2606. insn[0] = (insn[0] & ~0x1f) | (tie_t << 0);
  2607. tie_t = (val << 26) >> 31;
  2608. insn[0] = (insn[0] & ~0x80) | (tie_t << 7);
  2609. }
  2610. static unsigned
  2611. Field_combined3e2c5767_fld62xt_flix64_slot1_Slot_xt_flix64_slot1_get (const xtensa_insnbuf insn)
  2612. {
  2613. unsigned tie_t = 0;
  2614. tie_t = (tie_t << 3) | ((insn[0] << 17) >> 29);
  2615. return tie_t;
  2616. }
  2617. static void
  2618. Field_combined3e2c5767_fld62xt_flix64_slot1_Slot_xt_flix64_slot1_set (xtensa_insnbuf insn, uint32 val)
  2619. {
  2620. uint32 tie_t;
  2621. tie_t = (val << 29) >> 29;
  2622. insn[0] = (insn[0] & ~0x7000) | (tie_t << 12);
  2623. }
  2624. static unsigned
  2625. Field_op0_s5_Slot_xt_flix64_slot2_get (const xtensa_insnbuf insn)
  2626. {
  2627. unsigned tie_t = 0;
  2628. tie_t = (tie_t << 3) | ((insn[0] << 16) >> 29);
  2629. return tie_t;
  2630. }
  2631. static void
  2632. Field_op0_s5_Slot_xt_flix64_slot2_set (xtensa_insnbuf insn, uint32 val)
  2633. {
  2634. uint32 tie_t;
  2635. tie_t = (val << 29) >> 29;
  2636. insn[0] = (insn[0] & ~0xe000) | (tie_t << 13);
  2637. }
  2638. static unsigned
  2639. Field_combined3e2c5767_fld36xt_flix64_slot2_Slot_xt_flix64_slot2_get (const xtensa_insnbuf insn)
  2640. {
  2641. unsigned tie_t = 0;
  2642. tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31);
  2643. return tie_t;
  2644. }
  2645. static void
  2646. Field_combined3e2c5767_fld36xt_flix64_slot2_Slot_xt_flix64_slot2_set (xtensa_insnbuf insn, uint32 val)
  2647. {
  2648. uint32 tie_t;
  2649. tie_t = (val << 31) >> 31;
  2650. insn[0] = (insn[0] & ~0x1000) | (tie_t << 12);
  2651. }
  2652. static unsigned
  2653. Field_combined3e2c5767_fld37xt_flix64_slot2_Slot_xt_flix64_slot2_get (const xtensa_insnbuf insn)
  2654. {
  2655. unsigned tie_t = 0;
  2656. tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31);
  2657. tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31);
  2658. return tie_t;
  2659. }
  2660. static void
  2661. Field_combined3e2c5767_fld37xt_flix64_slot2_Slot_xt_flix64_slot2_set (xtensa_insnbuf insn, uint32 val)
  2662. {
  2663. uint32 tie_t;
  2664. tie_t = (val << 31) >> 31;
  2665. insn[0] = (insn[0] & ~0x80) | (tie_t << 7);
  2666. tie_t = (val << 30) >> 31;
  2667. insn[0] = (insn[0] & ~0x1000) | (tie_t << 12);
  2668. }
  2669. static unsigned
  2670. Field_combined3e2c5767_fld39xt_flix64_slot2_Slot_xt_flix64_slot2_get (const xtensa_insnbuf insn)
  2671. {
  2672. unsigned tie_t = 0;
  2673. tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31);
  2674. tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31);
  2675. tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31);
  2676. return tie_t;
  2677. }
  2678. static void
  2679. Field_combined3e2c5767_fld39xt_flix64_slot2_Slot_xt_flix64_slot2_set (xtensa_insnbuf insn, uint32 val)
  2680. {
  2681. uint32 tie_t;
  2682. tie_t = (val << 31) >> 31;
  2683. insn[0] = (insn[0] & ~0x10) | (tie_t << 4);
  2684. tie_t = (val << 30) >> 31;
  2685. insn[0] = (insn[0] & ~0x80) | (tie_t << 7);
  2686. tie_t = (val << 29) >> 31;
  2687. insn[0] = (insn[0] & ~0x1000) | (tie_t << 12);
  2688. }
  2689. static unsigned
  2690. Field_combined3e2c5767_fld41xt_flix64_slot2_Slot_xt_flix64_slot2_get (const xtensa_insnbuf insn)
  2691. {
  2692. unsigned tie_t = 0;
  2693. tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31);
  2694. tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31);
  2695. tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31);
  2696. return tie_t;
  2697. }
  2698. static void
  2699. Field_combined3e2c5767_fld41xt_flix64_slot2_Slot_xt_flix64_slot2_set (xtensa_insnbuf insn, uint32 val)
  2700. {
  2701. uint32 tie_t;
  2702. tie_t = (val << 31) >> 31;
  2703. insn[0] = (insn[0] & ~0x10) | (tie_t << 4);
  2704. tie_t = (val << 30) >> 31;
  2705. insn[0] = (insn[0] & ~0x80) | (tie_t << 7);
  2706. tie_t = (val << 29) >> 31;
  2707. insn[0] = (insn[0] & ~0x1000) | (tie_t << 12);
  2708. }
  2709. static unsigned
  2710. Field_combined3e2c5767_fld42xt_flix64_slot2_Slot_xt_flix64_slot2_get (const xtensa_insnbuf insn)
  2711. {
  2712. unsigned tie_t = 0;
  2713. tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31);
  2714. tie_t = (tie_t << 3) | ((insn[0] << 21) >> 29);
  2715. return tie_t;
  2716. }
  2717. static void
  2718. Field_combined3e2c5767_fld42xt_flix64_slot2_Slot_xt_flix64_slot2_set (xtensa_insnbuf insn, uint32 val)
  2719. {
  2720. uint32 tie_t;
  2721. tie_t = (val << 29) >> 29;
  2722. insn[0] = (insn[0] & ~0x700) | (tie_t << 8);
  2723. tie_t = (val << 28) >> 31;
  2724. insn[0] = (insn[0] & ~0x1000) | (tie_t << 12);
  2725. }
  2726. static unsigned
  2727. Field_combined3e2c5767_fld44xt_flix64_slot2_Slot_xt_flix64_slot2_get (const xtensa_insnbuf insn)
  2728. {
  2729. unsigned tie_t = 0;
  2730. tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31);
  2731. tie_t = (tie_t << 3) | ((insn[0] << 21) >> 29);
  2732. return tie_t;
  2733. }
  2734. static void
  2735. Field_combined3e2c5767_fld44xt_flix64_slot2_Slot_xt_flix64_slot2_set (xtensa_insnbuf insn, uint32 val)
  2736. {
  2737. uint32 tie_t;
  2738. tie_t = (val << 29) >> 29;
  2739. insn[0] = (insn[0] & ~0x700) | (tie_t << 8);
  2740. tie_t = (val << 28) >> 31;
  2741. insn[0] = (insn[0] & ~0x1000) | (tie_t << 12);
  2742. }
  2743. static unsigned
  2744. Field_combined3e2c5767_fld45xt_flix64_slot2_Slot_xt_flix64_slot2_get (const xtensa_insnbuf insn)
  2745. {
  2746. unsigned tie_t = 0;
  2747. tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31);
  2748. tie_t = (tie_t << 2) | ((insn[0] << 21) >> 30);
  2749. return tie_t;
  2750. }
  2751. static void
  2752. Field_combined3e2c5767_fld45xt_flix64_slot2_Slot_xt_flix64_slot2_set (xtensa_insnbuf insn, uint32 val)
  2753. {
  2754. uint32 tie_t;
  2755. tie_t = (val << 30) >> 30;
  2756. insn[0] = (insn[0] & ~0x600) | (tie_t << 9);
  2757. tie_t = (val << 29) >> 31;
  2758. insn[0] = (insn[0] & ~0x1000) | (tie_t << 12);
  2759. }
  2760. static unsigned
  2761. Field_combined3e2c5767_fld47xt_flix64_slot2_Slot_xt_flix64_slot2_get (const xtensa_insnbuf insn)
  2762. {
  2763. unsigned tie_t = 0;
  2764. tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31);
  2765. tie_t = (tie_t << 1) | ((insn[0] << 21) >> 31);
  2766. return tie_t;
  2767. }
  2768. static void
  2769. Field_combined3e2c5767_fld47xt_flix64_slot2_Slot_xt_flix64_slot2_set (xtensa_insnbuf insn, uint32 val)
  2770. {
  2771. uint32 tie_t;
  2772. tie_t = (val << 31) >> 31;
  2773. insn[0] = (insn[0] & ~0x400) | (tie_t << 10);
  2774. tie_t = (val << 30) >> 31;
  2775. insn[0] = (insn[0] & ~0x1000) | (tie_t << 12);
  2776. }
  2777. static unsigned
  2778. Field_combined3e2c5767_fld63xt_flix64_slot2_Slot_xt_flix64_slot2_get (const xtensa_insnbuf insn)
  2779. {
  2780. unsigned tie_t = 0;
  2781. tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30);
  2782. return tie_t;
  2783. }
  2784. static void
  2785. Field_combined3e2c5767_fld63xt_flix64_slot2_Slot_xt_flix64_slot2_set (xtensa_insnbuf insn, uint32 val)
  2786. {
  2787. uint32 tie_t;
  2788. tie_t = (val << 30) >> 30;
  2789. insn[0] = (insn[0] & ~0x60) | (tie_t << 5);
  2790. }
  2791. static unsigned
  2792. Field_combined3e2c5767_fld64xt_flix64_slot2_Slot_xt_flix64_slot2_get (const xtensa_insnbuf insn)
  2793. {
  2794. unsigned tie_t = 0;
  2795. tie_t = (tie_t << 1) | ((insn[0] << 20) >> 31);
  2796. return tie_t;
  2797. }
  2798. static void
  2799. Field_combined3e2c5767_fld64xt_flix64_slot2_Slot_xt_flix64_slot2_set (xtensa_insnbuf insn, uint32 val)
  2800. {
  2801. uint32 tie_t;
  2802. tie_t = (val << 31) >> 31;
  2803. insn[0] = (insn[0] & ~0x800) | (tie_t << 11);
  2804. }
  2805. static unsigned
  2806. Field_combined3e2c5767_fld65xt_flix64_slot2_Slot_xt_flix64_slot2_get (const xtensa_insnbuf insn)
  2807. {
  2808. unsigned tie_t = 0;
  2809. tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28);
  2810. tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30);
  2811. tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28);
  2812. return tie_t;
  2813. }
  2814. static void
  2815. Field_combined3e2c5767_fld65xt_flix64_slot2_Slot_xt_flix64_slot2_set (xtensa_insnbuf insn, uint32 val)
  2816. {
  2817. uint32 tie_t;
  2818. tie_t = (val << 28) >> 28;
  2819. insn[0] = (insn[0] & ~0xf) | (tie_t << 0);
  2820. tie_t = (val << 26) >> 30;
  2821. insn[0] = (insn[0] & ~0x60) | (tie_t << 5);
  2822. tie_t = (val << 22) >> 28;
  2823. insn[0] = (insn[0] & ~0xf00) | (tie_t << 8);
  2824. }
  2825. static unsigned
  2826. Field_combined3e2c5767_fld66xt_flix64_slot2_Slot_xt_flix64_slot2_get (const xtensa_insnbuf insn)
  2827. {
  2828. unsigned tie_t = 0;
  2829. tie_t = (tie_t << 1) | ((insn[0] << 20) >> 31);
  2830. tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31);
  2831. return tie_t;
  2832. }
  2833. static void
  2834. Field_combined3e2c5767_fld66xt_flix64_slot2_Slot_xt_flix64_slot2_set (xtensa_insnbuf insn, uint32 val)
  2835. {
  2836. uint32 tie_t;
  2837. tie_t = (val << 31) >> 31;
  2838. insn[0] = (insn[0] & ~0x100) | (tie_t << 8);
  2839. tie_t = (val << 30) >> 31;
  2840. insn[0] = (insn[0] & ~0x800) | (tie_t << 11);
  2841. }
  2842. static unsigned
  2843. Field_combined3e2c5767_fld68xt_flix64_slot2_Slot_xt_flix64_slot2_get (const xtensa_insnbuf insn)
  2844. {
  2845. unsigned tie_t = 0;
  2846. tie_t = (tie_t << 1) | ((insn[0] << 20) >> 31);
  2847. tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30);
  2848. return tie_t;
  2849. }
  2850. static void
  2851. Field_combined3e2c5767_fld68xt_flix64_slot2_Slot_xt_flix64_slot2_set (xtensa_insnbuf insn, uint32 val)
  2852. {
  2853. uint32 tie_t;
  2854. tie_t = (val << 30) >> 30;
  2855. insn[0] = (insn[0] & ~0x300) | (tie_t << 8);
  2856. tie_t = (val << 29) >> 31;
  2857. insn[0] = (insn[0] & ~0x800) | (tie_t << 11);
  2858. }
  2859. static unsigned
  2860. Field_op0_s6_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  2861. {
  2862. unsigned tie_t = 0;
  2863. tie_t = (tie_t << 5) | ((insn[0] << 0) >> 27);
  2864. return tie_t;
  2865. }
  2866. static void
  2867. Field_op0_s6_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  2868. {
  2869. uint32 tie_t;
  2870. tie_t = (val << 27) >> 27;
  2871. insn[0] = (insn[0] & ~0xf8000000) | (tie_t << 27);
  2872. }
  2873. static unsigned
  2874. Field_combined3e2c5767_fld70xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  2875. {
  2876. unsigned tie_t = 0;
  2877. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  2878. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  2879. tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28);
  2880. return tie_t;
  2881. }
  2882. static void
  2883. Field_combined3e2c5767_fld70xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  2884. {
  2885. uint32 tie_t;
  2886. tie_t = (val << 28) >> 28;
  2887. insn[0] = (insn[0] & ~0xf) | (tie_t << 0);
  2888. tie_t = (val << 27) >> 31;
  2889. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  2890. tie_t = (val << 24) >> 29;
  2891. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  2892. }
  2893. static unsigned
  2894. Field_combined3e2c5767_fld71_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  2895. {
  2896. unsigned tie_t = 0;
  2897. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  2898. return tie_t;
  2899. }
  2900. static void
  2901. Field_combined3e2c5767_fld71_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  2902. {
  2903. uint32 tie_t;
  2904. tie_t = (val << 29) >> 29;
  2905. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  2906. }
  2907. static unsigned
  2908. Field_combined3e2c5767_fld72xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  2909. {
  2910. unsigned tie_t = 0;
  2911. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  2912. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  2913. tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28);
  2914. return tie_t;
  2915. }
  2916. static void
  2917. Field_combined3e2c5767_fld72xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  2918. {
  2919. uint32 tie_t;
  2920. tie_t = (val << 28) >> 28;
  2921. insn[0] = (insn[0] & ~0xf) | (tie_t << 0);
  2922. tie_t = (val << 27) >> 31;
  2923. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  2924. tie_t = (val << 24) >> 29;
  2925. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  2926. }
  2927. static unsigned
  2928. Field_combined3e2c5767_fld73xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  2929. {
  2930. unsigned tie_t = 0;
  2931. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  2932. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  2933. tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28);
  2934. return tie_t;
  2935. }
  2936. static void
  2937. Field_combined3e2c5767_fld73xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  2938. {
  2939. uint32 tie_t;
  2940. tie_t = (val << 28) >> 28;
  2941. insn[0] = (insn[0] & ~0xf) | (tie_t << 0);
  2942. tie_t = (val << 27) >> 31;
  2943. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  2944. tie_t = (val << 24) >> 29;
  2945. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  2946. }
  2947. static unsigned
  2948. Field_combined3e2c5767_fld74xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  2949. {
  2950. unsigned tie_t = 0;
  2951. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  2952. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  2953. tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28);
  2954. return tie_t;
  2955. }
  2956. static void
  2957. Field_combined3e2c5767_fld74xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  2958. {
  2959. uint32 tie_t;
  2960. tie_t = (val << 28) >> 28;
  2961. insn[0] = (insn[0] & ~0xf) | (tie_t << 0);
  2962. tie_t = (val << 27) >> 31;
  2963. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  2964. tie_t = (val << 24) >> 29;
  2965. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  2966. }
  2967. static unsigned
  2968. Field_combined3e2c5767_fld75xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  2969. {
  2970. unsigned tie_t = 0;
  2971. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  2972. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  2973. return tie_t;
  2974. }
  2975. static void
  2976. Field_combined3e2c5767_fld75xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  2977. {
  2978. uint32 tie_t;
  2979. tie_t = (val << 31) >> 31;
  2980. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  2981. tie_t = (val << 28) >> 29;
  2982. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  2983. }
  2984. static unsigned
  2985. Field_combined3e2c5767_fld76xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  2986. {
  2987. unsigned tie_t = 0;
  2988. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  2989. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  2990. return tie_t;
  2991. }
  2992. static void
  2993. Field_combined3e2c5767_fld76xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  2994. {
  2995. uint32 tie_t;
  2996. tie_t = (val << 31) >> 31;
  2997. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  2998. tie_t = (val << 28) >> 29;
  2999. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  3000. }
  3001. static unsigned
  3002. Field_combined3e2c5767_fld77xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  3003. {
  3004. unsigned tie_t = 0;
  3005. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  3006. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  3007. return tie_t;
  3008. }
  3009. static void
  3010. Field_combined3e2c5767_fld77xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  3011. {
  3012. uint32 tie_t;
  3013. tie_t = (val << 31) >> 31;
  3014. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  3015. tie_t = (val << 28) >> 29;
  3016. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  3017. }
  3018. static unsigned
  3019. Field_combined3e2c5767_fld78xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  3020. {
  3021. unsigned tie_t = 0;
  3022. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  3023. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  3024. return tie_t;
  3025. }
  3026. static void
  3027. Field_combined3e2c5767_fld78xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  3028. {
  3029. uint32 tie_t;
  3030. tie_t = (val << 31) >> 31;
  3031. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  3032. tie_t = (val << 28) >> 29;
  3033. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  3034. }
  3035. static unsigned
  3036. Field_combined3e2c5767_fld79xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  3037. {
  3038. unsigned tie_t = 0;
  3039. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  3040. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  3041. return tie_t;
  3042. }
  3043. static void
  3044. Field_combined3e2c5767_fld79xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  3045. {
  3046. uint32 tie_t;
  3047. tie_t = (val << 31) >> 31;
  3048. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  3049. tie_t = (val << 28) >> 29;
  3050. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  3051. }
  3052. static unsigned
  3053. Field_combined3e2c5767_fld80xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  3054. {
  3055. unsigned tie_t = 0;
  3056. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  3057. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  3058. return tie_t;
  3059. }
  3060. static void
  3061. Field_combined3e2c5767_fld80xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  3062. {
  3063. uint32 tie_t;
  3064. tie_t = (val << 31) >> 31;
  3065. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  3066. tie_t = (val << 28) >> 29;
  3067. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  3068. }
  3069. static unsigned
  3070. Field_combined3e2c5767_fld81xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  3071. {
  3072. unsigned tie_t = 0;
  3073. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  3074. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  3075. return tie_t;
  3076. }
  3077. static void
  3078. Field_combined3e2c5767_fld81xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  3079. {
  3080. uint32 tie_t;
  3081. tie_t = (val << 31) >> 31;
  3082. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  3083. tie_t = (val << 28) >> 29;
  3084. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  3085. }
  3086. static unsigned
  3087. Field_combined3e2c5767_fld82xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  3088. {
  3089. unsigned tie_t = 0;
  3090. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  3091. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  3092. return tie_t;
  3093. }
  3094. static void
  3095. Field_combined3e2c5767_fld82xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  3096. {
  3097. uint32 tie_t;
  3098. tie_t = (val << 31) >> 31;
  3099. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  3100. tie_t = (val << 28) >> 29;
  3101. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  3102. }
  3103. static unsigned
  3104. Field_combined3e2c5767_fld83xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  3105. {
  3106. unsigned tie_t = 0;
  3107. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  3108. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  3109. return tie_t;
  3110. }
  3111. static void
  3112. Field_combined3e2c5767_fld83xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  3113. {
  3114. uint32 tie_t;
  3115. tie_t = (val << 31) >> 31;
  3116. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  3117. tie_t = (val << 28) >> 29;
  3118. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  3119. }
  3120. static unsigned
  3121. Field_combined3e2c5767_fld84xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  3122. {
  3123. unsigned tie_t = 0;
  3124. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  3125. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  3126. return tie_t;
  3127. }
  3128. static void
  3129. Field_combined3e2c5767_fld84xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  3130. {
  3131. uint32 tie_t;
  3132. tie_t = (val << 31) >> 31;
  3133. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  3134. tie_t = (val << 28) >> 29;
  3135. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  3136. }
  3137. static unsigned
  3138. Field_combined3e2c5767_fld85xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  3139. {
  3140. unsigned tie_t = 0;
  3141. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  3142. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  3143. return tie_t;
  3144. }
  3145. static void
  3146. Field_combined3e2c5767_fld85xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  3147. {
  3148. uint32 tie_t;
  3149. tie_t = (val << 31) >> 31;
  3150. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  3151. tie_t = (val << 28) >> 29;
  3152. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  3153. }
  3154. static unsigned
  3155. Field_combined3e2c5767_fld86xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  3156. {
  3157. unsigned tie_t = 0;
  3158. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  3159. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  3160. return tie_t;
  3161. }
  3162. static void
  3163. Field_combined3e2c5767_fld86xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  3164. {
  3165. uint32 tie_t;
  3166. tie_t = (val << 31) >> 31;
  3167. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  3168. tie_t = (val << 28) >> 29;
  3169. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  3170. }
  3171. static unsigned
  3172. Field_combined3e2c5767_fld87xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  3173. {
  3174. unsigned tie_t = 0;
  3175. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  3176. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  3177. return tie_t;
  3178. }
  3179. static void
  3180. Field_combined3e2c5767_fld87xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  3181. {
  3182. uint32 tie_t;
  3183. tie_t = (val << 31) >> 31;
  3184. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  3185. tie_t = (val << 28) >> 29;
  3186. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  3187. }
  3188. static unsigned
  3189. Field_combined3e2c5767_fld88xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  3190. {
  3191. unsigned tie_t = 0;
  3192. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  3193. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  3194. return tie_t;
  3195. }
  3196. static void
  3197. Field_combined3e2c5767_fld88xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  3198. {
  3199. uint32 tie_t;
  3200. tie_t = (val << 31) >> 31;
  3201. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  3202. tie_t = (val << 28) >> 29;
  3203. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  3204. }
  3205. static unsigned
  3206. Field_combined3e2c5767_fld89xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  3207. {
  3208. unsigned tie_t = 0;
  3209. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  3210. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  3211. return tie_t;
  3212. }
  3213. static void
  3214. Field_combined3e2c5767_fld89xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  3215. {
  3216. uint32 tie_t;
  3217. tie_t = (val << 31) >> 31;
  3218. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  3219. tie_t = (val << 28) >> 29;
  3220. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  3221. }
  3222. static unsigned
  3223. Field_combined3e2c5767_fld90xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  3224. {
  3225. unsigned tie_t = 0;
  3226. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  3227. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  3228. return tie_t;
  3229. }
  3230. static void
  3231. Field_combined3e2c5767_fld90xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  3232. {
  3233. uint32 tie_t;
  3234. tie_t = (val << 31) >> 31;
  3235. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  3236. tie_t = (val << 28) >> 29;
  3237. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  3238. }
  3239. static unsigned
  3240. Field_combined3e2c5767_fld91xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  3241. {
  3242. unsigned tie_t = 0;
  3243. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  3244. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  3245. return tie_t;
  3246. }
  3247. static void
  3248. Field_combined3e2c5767_fld91xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  3249. {
  3250. uint32 tie_t;
  3251. tie_t = (val << 31) >> 31;
  3252. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  3253. tie_t = (val << 28) >> 29;
  3254. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  3255. }
  3256. static unsigned
  3257. Field_combined3e2c5767_fld92xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  3258. {
  3259. unsigned tie_t = 0;
  3260. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  3261. tie_t = (tie_t << 1) | ((insn[0] << 5) >> 31);
  3262. return tie_t;
  3263. }
  3264. static void
  3265. Field_combined3e2c5767_fld92xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  3266. {
  3267. uint32 tie_t;
  3268. tie_t = (val << 31) >> 31;
  3269. insn[0] = (insn[0] & ~0x4000000) | (tie_t << 26);
  3270. tie_t = (val << 28) >> 29;
  3271. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  3272. }
  3273. static unsigned
  3274. Field_combined3e2c5767_fld93xt_flix64_slot3_Slot_xt_flix64_slot3_get (const xtensa_insnbuf insn)
  3275. {
  3276. unsigned tie_t = 0;
  3277. tie_t = (tie_t << 3) | ((insn[1] << 29) >> 29);
  3278. tie_t = (tie_t << 27) | ((insn[0] << 5) >> 5);
  3279. return tie_t;
  3280. }
  3281. static void
  3282. Field_combined3e2c5767_fld93xt_flix64_slot3_Slot_xt_flix64_slot3_set (xtensa_insnbuf insn, uint32 val)
  3283. {
  3284. uint32 tie_t;
  3285. tie_t = (val << 5) >> 5;
  3286. insn[0] = (insn[0] & ~0x7ffffff) | (tie_t << 0);
  3287. tie_t = (val << 2) >> 29;
  3288. insn[1] = (insn[1] & ~0x7) | (tie_t << 0);
  3289. }
  3290. static unsigned
  3291. Field_op0_xt_flix64_slot0_Slot_xt_flix64_slot0_get (const xtensa_insnbuf insn)
  3292. {
  3293. unsigned tie_t = 0;
  3294. tie_t = (tie_t << 4) | ((insn[0] << 8) >> 28);
  3295. return tie_t;
  3296. }
  3297. static void
  3298. Field_op0_xt_flix64_slot0_Slot_xt_flix64_slot0_set (xtensa_insnbuf insn, uint32 val)
  3299. {
  3300. uint32 tie_t;
  3301. tie_t = (val << 28) >> 28;
  3302. insn[0] = (insn[0] & ~0xf00000) | (tie_t << 20);
  3303. }
  3304. static void
  3305. Implicit_Field_set (xtensa_insnbuf insn ATTRIBUTE_UNUSED,
  3306. uint32 val ATTRIBUTE_UNUSED)
  3307. {
  3308. /* Do nothing. */
  3309. }
  3310. static unsigned
  3311. Implicit_Field_ar0_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED)
  3312. {
  3313. return 0;
  3314. }
  3315. static unsigned
  3316. Implicit_Field_ar4_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED)
  3317. {
  3318. return 4;
  3319. }
  3320. static unsigned
  3321. Implicit_Field_ar8_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED)
  3322. {
  3323. return 8;
  3324. }
  3325. static unsigned
  3326. Implicit_Field_ar12_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED)
  3327. {
  3328. return 12;
  3329. }
  3330. static unsigned
  3331. Implicit_Field_mr0_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED)
  3332. {
  3333. return 0;
  3334. }
  3335. static unsigned
  3336. Implicit_Field_mr1_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED)
  3337. {
  3338. return 1;
  3339. }
  3340. static unsigned
  3341. Implicit_Field_mr2_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED)
  3342. {
  3343. return 2;
  3344. }
  3345. static unsigned
  3346. Implicit_Field_mr3_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED)
  3347. {
  3348. return 3;
  3349. }
  3350. static unsigned
  3351. Implicit_Field_bt16_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED)
  3352. {
  3353. return 0;
  3354. }
  3355. static unsigned
  3356. Implicit_Field_bs16_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED)
  3357. {
  3358. return 0;
  3359. }
  3360. static unsigned
  3361. Implicit_Field_br16_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED)
  3362. {
  3363. return 0;
  3364. }
  3365. static unsigned
  3366. Implicit_Field_brall_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED)
  3367. {
  3368. return 0;
  3369. }
  3370. /* Functional units. */
  3371. static xtensa_funcUnit_internal funcUnits[] = {
  3372. };
  3373. /* Register files. */
  3374. static xtensa_regfile_internal regfiles[] = {
  3375. { "AR", "a", 0, 32, 64 },
  3376. { "MR", "m", 1, 32, 4 },
  3377. { "BR", "b", 2, 1, 16 },
  3378. { "FR", "f", 3, 32, 16 },
  3379. { "BR2", "b", 2, 2, 8 },
  3380. { "BR4", "b", 2, 4, 4 },
  3381. { "BR8", "b", 2, 8, 2 },
  3382. { "BR16", "b", 2, 16, 1 }
  3383. };
  3384. /* Interfaces. */
  3385. static xtensa_interface_internal interfaces[] = {
  3386. };
  3387. /* Constant tables. */
  3388. /* constant table ai4c */
  3389. static const unsigned CONST_TBL_ai4c_0[] = {
  3390. 0xffffffff,
  3391. 0x1,
  3392. 0x2,
  3393. 0x3,
  3394. 0x4,
  3395. 0x5,
  3396. 0x6,
  3397. 0x7,
  3398. 0x8,
  3399. 0x9,
  3400. 0xa,
  3401. 0xb,
  3402. 0xc,
  3403. 0xd,
  3404. 0xe,
  3405. 0xf,
  3406. 0
  3407. };
  3408. /* constant table b4c */
  3409. static const unsigned CONST_TBL_b4c_0[] = {
  3410. 0xffffffff,
  3411. 0x1,
  3412. 0x2,
  3413. 0x3,
  3414. 0x4,
  3415. 0x5,
  3416. 0x6,
  3417. 0x7,
  3418. 0x8,
  3419. 0xa,
  3420. 0xc,
  3421. 0x10,
  3422. 0x20,
  3423. 0x40,
  3424. 0x80,
  3425. 0x100,
  3426. 0
  3427. };
  3428. /* constant table b4cu */
  3429. static const unsigned CONST_TBL_b4cu_0[] = {
  3430. 0x8000,
  3431. 0x10000,
  3432. 0x2,
  3433. 0x3,
  3434. 0x4,
  3435. 0x5,
  3436. 0x6,
  3437. 0x7,
  3438. 0x8,
  3439. 0xa,
  3440. 0xc,
  3441. 0x10,
  3442. 0x20,
  3443. 0x40,
  3444. 0x80,
  3445. 0x100,
  3446. 0
  3447. };
  3448. /* Instruction operands. */
  3449. static int
  3450. Operand_soffsetx4_decode (uint32 *valp)
  3451. {
  3452. unsigned soffsetx4_0, offset_0;
  3453. offset_0 = *valp & 0x3ffff;
  3454. soffsetx4_0 = 0x4 + ((((int) offset_0 << 14) >> 14) << 2);
  3455. *valp = soffsetx4_0;
  3456. return 0;
  3457. }
  3458. static int
  3459. Operand_soffsetx4_encode (uint32 *valp)
  3460. {
  3461. unsigned offset_0, soffsetx4_0;
  3462. soffsetx4_0 = *valp;
  3463. offset_0 = ((soffsetx4_0 - 0x4) >> 2) & 0x3ffff;
  3464. *valp = offset_0;
  3465. return 0;
  3466. }
  3467. static int
  3468. Operand_soffsetx4_ator (uint32 *valp, uint32 pc)
  3469. {
  3470. *valp -= (pc & ~0x3);
  3471. return 0;
  3472. }
  3473. static int
  3474. Operand_soffsetx4_rtoa (uint32 *valp, uint32 pc)
  3475. {
  3476. *valp += (pc & ~0x3);
  3477. return 0;
  3478. }
  3479. static int
  3480. Operand_uimm12x8_decode (uint32 *valp)
  3481. {
  3482. unsigned uimm12x8_0, imm12_0;
  3483. imm12_0 = *valp & 0xfff;
  3484. uimm12x8_0 = imm12_0 << 3;
  3485. *valp = uimm12x8_0;
  3486. return 0;
  3487. }
  3488. static int
  3489. Operand_uimm12x8_encode (uint32 *valp)
  3490. {
  3491. unsigned imm12_0, uimm12x8_0;
  3492. uimm12x8_0 = *valp;
  3493. imm12_0 = ((uimm12x8_0 >> 3) & 0xfff);
  3494. *valp = imm12_0;
  3495. return 0;
  3496. }
  3497. static int
  3498. Operand_simm4_decode (uint32 *valp)
  3499. {
  3500. unsigned simm4_0, mn_0;
  3501. mn_0 = *valp & 0xf;
  3502. simm4_0 = ((int) mn_0 << 28) >> 28;
  3503. *valp = simm4_0;
  3504. return 0;
  3505. }
  3506. static int
  3507. Operand_simm4_encode (uint32 *valp)
  3508. {
  3509. unsigned mn_0, simm4_0;
  3510. simm4_0 = *valp;
  3511. mn_0 = (simm4_0 & 0xf);
  3512. *valp = mn_0;
  3513. return 0;
  3514. }
  3515. static int
  3516. Operand_arr_decode (uint32 *valp ATTRIBUTE_UNUSED)
  3517. {
  3518. return 0;
  3519. }
  3520. static int
  3521. Operand_arr_encode (uint32 *valp)
  3522. {
  3523. int error;
  3524. error = (*valp & ~0xf) != 0;
  3525. return error;
  3526. }
  3527. static int
  3528. Operand_ars_decode (uint32 *valp ATTRIBUTE_UNUSED)
  3529. {
  3530. return 0;
  3531. }
  3532. static int
  3533. Operand_ars_encode (uint32 *valp)
  3534. {
  3535. int error;
  3536. error = (*valp & ~0xf) != 0;
  3537. return error;
  3538. }
  3539. static int
  3540. Operand_art_decode (uint32 *valp ATTRIBUTE_UNUSED)
  3541. {
  3542. return 0;
  3543. }
  3544. static int
  3545. Operand_art_encode (uint32 *valp)
  3546. {
  3547. int error;
  3548. error = (*valp & ~0xf) != 0;
  3549. return error;
  3550. }
  3551. static int
  3552. Operand_ar0_decode (uint32 *valp ATTRIBUTE_UNUSED)
  3553. {
  3554. return 0;
  3555. }
  3556. static int
  3557. Operand_ar0_encode (uint32 *valp)
  3558. {
  3559. int error;
  3560. error = (*valp & ~0x3f) != 0;
  3561. return error;
  3562. }
  3563. static int
  3564. Operand_ar4_decode (uint32 *valp ATTRIBUTE_UNUSED)
  3565. {
  3566. return 0;
  3567. }
  3568. static int
  3569. Operand_ar4_encode (uint32 *valp)
  3570. {
  3571. int error;
  3572. error = (*valp & ~0x3f) != 0;
  3573. return error;
  3574. }
  3575. static int
  3576. Operand_ar8_decode (uint32 *valp ATTRIBUTE_UNUSED)
  3577. {
  3578. return 0;
  3579. }
  3580. static int
  3581. Operand_ar8_encode (uint32 *valp)
  3582. {
  3583. int error;
  3584. error = (*valp & ~0x3f) != 0;
  3585. return error;
  3586. }
  3587. static int
  3588. Operand_ar12_decode (uint32 *valp ATTRIBUTE_UNUSED)
  3589. {
  3590. return 0;
  3591. }
  3592. static int
  3593. Operand_ar12_encode (uint32 *valp)
  3594. {
  3595. int error;
  3596. error = (*valp & ~0x3f) != 0;
  3597. return error;
  3598. }
  3599. static int
  3600. Operand_ars_entry_decode (uint32 *valp ATTRIBUTE_UNUSED)
  3601. {
  3602. return 0;
  3603. }
  3604. static int
  3605. Operand_ars_entry_encode (uint32 *valp)
  3606. {
  3607. int error;
  3608. error = (*valp & ~0x3f) != 0;
  3609. return error;
  3610. }
  3611. static int
  3612. Operand_immrx4_decode (uint32 *valp)
  3613. {
  3614. unsigned immrx4_0, r_0;
  3615. r_0 = *valp & 0xf;
  3616. immrx4_0 = (((0xfffffff) << 4) | r_0) << 2;
  3617. *valp = immrx4_0;
  3618. return 0;
  3619. }
  3620. static int
  3621. Operand_immrx4_encode (uint32 *valp)
  3622. {
  3623. unsigned r_0, immrx4_0;
  3624. immrx4_0 = *valp;
  3625. r_0 = ((immrx4_0 >> 2) & 0xf);
  3626. *valp = r_0;
  3627. return 0;
  3628. }
  3629. static int
  3630. Operand_lsi4x4_decode (uint32 *valp)
  3631. {
  3632. unsigned lsi4x4_0, r_0;
  3633. r_0 = *valp & 0xf;
  3634. lsi4x4_0 = r_0 << 2;
  3635. *valp = lsi4x4_0;
  3636. return 0;
  3637. }
  3638. static int
  3639. Operand_lsi4x4_encode (uint32 *valp)
  3640. {
  3641. unsigned r_0, lsi4x4_0;
  3642. lsi4x4_0 = *valp;
  3643. r_0 = ((lsi4x4_0 >> 2) & 0xf);
  3644. *valp = r_0;
  3645. return 0;
  3646. }
  3647. static int
  3648. Operand_simm7_decode (uint32 *valp)
  3649. {
  3650. unsigned simm7_0, imm7_0;
  3651. imm7_0 = *valp & 0x7f;
  3652. simm7_0 = ((((-((((imm7_0 >> 6) & 1)) & (((imm7_0 >> 5) & 1)))) & 0x1ffffff)) << 7) | imm7_0;
  3653. *valp = simm7_0;
  3654. return 0;
  3655. }
  3656. static int
  3657. Operand_simm7_encode (uint32 *valp)
  3658. {
  3659. unsigned imm7_0, simm7_0;
  3660. simm7_0 = *valp;
  3661. imm7_0 = (simm7_0 & 0x7f);
  3662. *valp = imm7_0;
  3663. return 0;
  3664. }
  3665. static int
  3666. Operand_uimm6_decode (uint32 *valp)
  3667. {
  3668. unsigned uimm6_0, imm6_0;
  3669. imm6_0 = *valp & 0x3f;
  3670. uimm6_0 = 0x4 + (((0) << 6) | imm6_0);
  3671. *valp = uimm6_0;
  3672. return 0;
  3673. }
  3674. static int
  3675. Operand_uimm6_encode (uint32 *valp)
  3676. {
  3677. unsigned imm6_0, uimm6_0;
  3678. uimm6_0 = *valp;
  3679. imm6_0 = (uimm6_0 - 0x4) & 0x3f;
  3680. *valp = imm6_0;
  3681. return 0;
  3682. }
  3683. static int
  3684. Operand_uimm6_ator (uint32 *valp, uint32 pc)
  3685. {
  3686. *valp -= pc;
  3687. return 0;
  3688. }
  3689. static int
  3690. Operand_uimm6_rtoa (uint32 *valp, uint32 pc)
  3691. {
  3692. *valp += pc;
  3693. return 0;
  3694. }
  3695. static int
  3696. Operand_ai4const_decode (uint32 *valp)
  3697. {
  3698. unsigned ai4const_0, t_0;
  3699. t_0 = *valp & 0xf;
  3700. ai4const_0 = CONST_TBL_ai4c_0[t_0 & 0xf];
  3701. *valp = ai4const_0;
  3702. return 0;
  3703. }
  3704. static int
  3705. Operand_ai4const_encode (uint32 *valp)
  3706. {
  3707. unsigned t_0, ai4const_0;
  3708. ai4const_0 = *valp;
  3709. switch (ai4const_0)
  3710. {
  3711. case 0xffffffff: t_0 = 0; break;
  3712. case 0x1: t_0 = 0x1; break;
  3713. case 0x2: t_0 = 0x2; break;
  3714. case 0x3: t_0 = 0x3; break;
  3715. case 0x4: t_0 = 0x4; break;
  3716. case 0x5: t_0 = 0x5; break;
  3717. case 0x6: t_0 = 0x6; break;
  3718. case 0x7: t_0 = 0x7; break;
  3719. case 0x8: t_0 = 0x8; break;
  3720. case 0x9: t_0 = 0x9; break;
  3721. case 0xa: t_0 = 0xa; break;
  3722. case 0xb: t_0 = 0xb; break;
  3723. case 0xc: t_0 = 0xc; break;
  3724. case 0xd: t_0 = 0xd; break;
  3725. case 0xe: t_0 = 0xe; break;
  3726. default: t_0 = 0xf; break;
  3727. }
  3728. *valp = t_0;
  3729. return 0;
  3730. }
  3731. static int
  3732. Operand_b4const_decode (uint32 *valp)
  3733. {
  3734. unsigned b4const_0, r_0;
  3735. r_0 = *valp & 0xf;
  3736. b4const_0 = CONST_TBL_b4c_0[r_0 & 0xf];
  3737. *valp = b4const_0;
  3738. return 0;
  3739. }
  3740. static int
  3741. Operand_b4const_encode (uint32 *valp)
  3742. {
  3743. unsigned r_0, b4const_0;
  3744. b4const_0 = *valp;
  3745. switch (b4const_0)
  3746. {
  3747. case 0xffffffff: r_0 = 0; break;
  3748. case 0x1: r_0 = 0x1; break;
  3749. case 0x2: r_0 = 0x2; break;
  3750. case 0x3: r_0 = 0x3; break;
  3751. case 0x4: r_0 = 0x4; break;
  3752. case 0x5: r_0 = 0x5; break;
  3753. case 0x6: r_0 = 0x6; break;
  3754. case 0x7: r_0 = 0x7; break;
  3755. case 0x8: r_0 = 0x8; break;
  3756. case 0xa: r_0 = 0x9; break;
  3757. case 0xc: r_0 = 0xa; break;
  3758. case 0x10: r_0 = 0xb; break;
  3759. case 0x20: r_0 = 0xc; break;
  3760. case 0x40: r_0 = 0xd; break;
  3761. case 0x80: r_0 = 0xe; break;
  3762. default: r_0 = 0xf; break;
  3763. }
  3764. *valp = r_0;
  3765. return 0;
  3766. }
  3767. static int
  3768. Operand_b4constu_decode (uint32 *valp)
  3769. {
  3770. unsigned b4constu_0, r_0;
  3771. r_0 = *valp & 0xf;
  3772. b4constu_0 = CONST_TBL_b4cu_0[r_0 & 0xf];
  3773. *valp = b4constu_0;
  3774. return 0;
  3775. }
  3776. static int
  3777. Operand_b4constu_encode (uint32 *valp)
  3778. {
  3779. unsigned r_0, b4constu_0;
  3780. b4constu_0 = *valp;
  3781. switch (b4constu_0)
  3782. {
  3783. case 0x8000: r_0 = 0; break;
  3784. case 0x10000: r_0 = 0x1; break;
  3785. case 0x2: r_0 = 0x2; break;
  3786. case 0x3: r_0 = 0x3; break;
  3787. case 0x4: r_0 = 0x4; break;
  3788. case 0x5: r_0 = 0x5; break;
  3789. case 0x6: r_0 = 0x6; break;
  3790. case 0x7: r_0 = 0x7; break;
  3791. case 0x8: r_0 = 0x8; break;
  3792. case 0xa: r_0 = 0x9; break;
  3793. case 0xc: r_0 = 0xa; break;
  3794. case 0x10: r_0 = 0xb; break;
  3795. case 0x20: r_0 = 0xc; break;
  3796. case 0x40: r_0 = 0xd; break;
  3797. case 0x80: r_0 = 0xe; break;
  3798. default: r_0 = 0xf; break;
  3799. }
  3800. *valp = r_0;
  3801. return 0;
  3802. }
  3803. static int
  3804. Operand_uimm8_decode (uint32 *valp)
  3805. {
  3806. unsigned uimm8_0, imm8_0;
  3807. imm8_0 = *valp & 0xff;
  3808. uimm8_0 = imm8_0;
  3809. *valp = uimm8_0;
  3810. return 0;
  3811. }
  3812. static int
  3813. Operand_uimm8_encode (uint32 *valp)
  3814. {
  3815. unsigned imm8_0, uimm8_0;
  3816. uimm8_0 = *valp;
  3817. imm8_0 = (uimm8_0 & 0xff);
  3818. *valp = imm8_0;
  3819. return 0;
  3820. }
  3821. static int
  3822. Operand_uimm8x2_decode (uint32 *valp)
  3823. {
  3824. unsigned uimm8x2_0, imm8_0;
  3825. imm8_0 = *valp & 0xff;
  3826. uimm8x2_0 = imm8_0 << 1;
  3827. *valp = uimm8x2_0;
  3828. return 0;
  3829. }
  3830. static int
  3831. Operand_uimm8x2_encode (uint32 *valp)
  3832. {
  3833. unsigned imm8_0, uimm8x2_0;
  3834. uimm8x2_0 = *valp;
  3835. imm8_0 = ((uimm8x2_0 >> 1) & 0xff);
  3836. *valp = imm8_0;
  3837. return 0;
  3838. }
  3839. static int
  3840. Operand_uimm8x4_decode (uint32 *valp)
  3841. {
  3842. unsigned uimm8x4_0, imm8_0;
  3843. imm8_0 = *valp & 0xff;
  3844. uimm8x4_0 = imm8_0 << 2;
  3845. *valp = uimm8x4_0;
  3846. return 0;
  3847. }
  3848. static int
  3849. Operand_uimm8x4_encode (uint32 *valp)
  3850. {
  3851. unsigned imm8_0, uimm8x4_0;
  3852. uimm8x4_0 = *valp;
  3853. imm8_0 = ((uimm8x4_0 >> 2) & 0xff);
  3854. *valp = imm8_0;
  3855. return 0;
  3856. }
  3857. static int
  3858. Operand_uimm4x16_decode (uint32 *valp)
  3859. {
  3860. unsigned uimm4x16_0, op2_0;
  3861. op2_0 = *valp & 0xf;
  3862. uimm4x16_0 = op2_0 << 4;
  3863. *valp = uimm4x16_0;
  3864. return 0;
  3865. }
  3866. static int
  3867. Operand_uimm4x16_encode (uint32 *valp)
  3868. {
  3869. unsigned op2_0, uimm4x16_0;
  3870. uimm4x16_0 = *valp;
  3871. op2_0 = ((uimm4x16_0 >> 4) & 0xf);
  3872. *valp = op2_0;
  3873. return 0;
  3874. }
  3875. static int
  3876. Operand_simm8_decode (uint32 *valp)
  3877. {
  3878. unsigned simm8_0, imm8_0;
  3879. imm8_0 = *valp & 0xff;
  3880. simm8_0 = ((int) imm8_0 << 24) >> 24;
  3881. *valp = simm8_0;
  3882. return 0;
  3883. }
  3884. static int
  3885. Operand_simm8_encode (uint32 *valp)
  3886. {
  3887. unsigned imm8_0, simm8_0;
  3888. simm8_0 = *valp;
  3889. imm8_0 = (simm8_0 & 0xff);
  3890. *valp = imm8_0;
  3891. return 0;
  3892. }
  3893. static int
  3894. Operand_simm8x256_decode (uint32 *valp)
  3895. {
  3896. unsigned simm8x256_0, imm8_0;
  3897. imm8_0 = *valp & 0xff;
  3898. simm8x256_0 = (((int) imm8_0 << 24) >> 24) << 8;
  3899. *valp = simm8x256_0;
  3900. return 0;
  3901. }
  3902. static int
  3903. Operand_simm8x256_encode (uint32 *valp)
  3904. {
  3905. unsigned imm8_0, simm8x256_0;
  3906. simm8x256_0 = *valp;
  3907. imm8_0 = ((simm8x256_0 >> 8) & 0xff);
  3908. *valp = imm8_0;
  3909. return 0;
  3910. }
  3911. static int
  3912. Operand_simm12b_decode (uint32 *valp)
  3913. {
  3914. unsigned simm12b_0, imm12b_0;
  3915. imm12b_0 = *valp & 0xfff;
  3916. simm12b_0 = ((int) imm12b_0 << 20) >> 20;
  3917. *valp = simm12b_0;
  3918. return 0;
  3919. }
  3920. static int
  3921. Operand_simm12b_encode (uint32 *valp)
  3922. {
  3923. unsigned imm12b_0, simm12b_0;
  3924. simm12b_0 = *valp;
  3925. imm12b_0 = (simm12b_0 & 0xfff);
  3926. *valp = imm12b_0;
  3927. return 0;
  3928. }
  3929. static int
  3930. Operand_msalp32_decode (uint32 *valp)
  3931. {
  3932. unsigned msalp32_0, sal_0;
  3933. sal_0 = *valp & 0x1f;
  3934. msalp32_0 = 0x20 - sal_0;
  3935. *valp = msalp32_0;
  3936. return 0;
  3937. }
  3938. static int
  3939. Operand_msalp32_encode (uint32 *valp)
  3940. {
  3941. unsigned sal_0, msalp32_0;
  3942. msalp32_0 = *valp;
  3943. sal_0 = (0x20 - msalp32_0) & 0x1f;
  3944. *valp = sal_0;
  3945. return 0;
  3946. }
  3947. static int
  3948. Operand_op2p1_decode (uint32 *valp)
  3949. {
  3950. unsigned op2p1_0, op2_0;
  3951. op2_0 = *valp & 0xf;
  3952. op2p1_0 = op2_0 + 0x1;
  3953. *valp = op2p1_0;
  3954. return 0;
  3955. }
  3956. static int
  3957. Operand_op2p1_encode (uint32 *valp)
  3958. {
  3959. unsigned op2_0, op2p1_0;
  3960. op2p1_0 = *valp;
  3961. op2_0 = (op2p1_0 - 0x1) & 0xf;
  3962. *valp = op2_0;
  3963. return 0;
  3964. }
  3965. static int
  3966. Operand_label8_decode (uint32 *valp)
  3967. {
  3968. unsigned label8_0, imm8_0;
  3969. imm8_0 = *valp & 0xff;
  3970. label8_0 = 0x4 + (((int) imm8_0 << 24) >> 24);
  3971. *valp = label8_0;
  3972. return 0;
  3973. }
  3974. static int
  3975. Operand_label8_encode (uint32 *valp)
  3976. {
  3977. unsigned imm8_0, label8_0;
  3978. label8_0 = *valp;
  3979. imm8_0 = (label8_0 - 0x4) & 0xff;
  3980. *valp = imm8_0;
  3981. return 0;
  3982. }
  3983. static int
  3984. Operand_label8_ator (uint32 *valp, uint32 pc)
  3985. {
  3986. *valp -= pc;
  3987. return 0;
  3988. }
  3989. static int
  3990. Operand_label8_rtoa (uint32 *valp, uint32 pc)
  3991. {
  3992. *valp += pc;
  3993. return 0;
  3994. }
  3995. static int
  3996. Operand_ulabel8_decode (uint32 *valp)
  3997. {
  3998. unsigned ulabel8_0, imm8_0;
  3999. imm8_0 = *valp & 0xff;
  4000. ulabel8_0 = 0x4 + (((0) << 8) | imm8_0);
  4001. *valp = ulabel8_0;
  4002. return 0;
  4003. }
  4004. static int
  4005. Operand_ulabel8_encode (uint32 *valp)
  4006. {
  4007. unsigned imm8_0, ulabel8_0;
  4008. ulabel8_0 = *valp;
  4009. imm8_0 = (ulabel8_0 - 0x4) & 0xff;
  4010. *valp = imm8_0;
  4011. return 0;
  4012. }
  4013. static int
  4014. Operand_ulabel8_ator (uint32 *valp, uint32 pc)
  4015. {
  4016. *valp -= pc;
  4017. return 0;
  4018. }
  4019. static int
  4020. Operand_ulabel8_rtoa (uint32 *valp, uint32 pc)
  4021. {
  4022. *valp += pc;
  4023. return 0;
  4024. }
  4025. static int
  4026. Operand_label12_decode (uint32 *valp)
  4027. {
  4028. unsigned label12_0, imm12_0;
  4029. imm12_0 = *valp & 0xfff;
  4030. label12_0 = 0x4 + (((int) imm12_0 << 20) >> 20);
  4031. *valp = label12_0;
  4032. return 0;
  4033. }
  4034. static int
  4035. Operand_label12_encode (uint32 *valp)
  4036. {
  4037. unsigned imm12_0, label12_0;
  4038. label12_0 = *valp;
  4039. imm12_0 = (label12_0 - 0x4) & 0xfff;
  4040. *valp = imm12_0;
  4041. return 0;
  4042. }
  4043. static int
  4044. Operand_label12_ator (uint32 *valp, uint32 pc)
  4045. {
  4046. *valp -= pc;
  4047. return 0;
  4048. }
  4049. static int
  4050. Operand_label12_rtoa (uint32 *valp, uint32 pc)
  4051. {
  4052. *valp += pc;
  4053. return 0;
  4054. }
  4055. static int
  4056. Operand_soffset_decode (uint32 *valp)
  4057. {
  4058. unsigned soffset_0, offset_0;
  4059. offset_0 = *valp & 0x3ffff;
  4060. soffset_0 = 0x4 + (((int) offset_0 << 14) >> 14);
  4061. *valp = soffset_0;
  4062. return 0;
  4063. }
  4064. static int
  4065. Operand_soffset_encode (uint32 *valp)
  4066. {
  4067. unsigned offset_0, soffset_0;
  4068. soffset_0 = *valp;
  4069. offset_0 = (soffset_0 - 0x4) & 0x3ffff;
  4070. *valp = offset_0;
  4071. return 0;
  4072. }
  4073. static int
  4074. Operand_soffset_ator (uint32 *valp, uint32 pc)
  4075. {
  4076. *valp -= pc;
  4077. return 0;
  4078. }
  4079. static int
  4080. Operand_soffset_rtoa (uint32 *valp, uint32 pc)
  4081. {
  4082. *valp += pc;
  4083. return 0;
  4084. }
  4085. static int
  4086. Operand_uimm16x4_decode (uint32 *valp)
  4087. {
  4088. unsigned uimm16x4_0, imm16_0;
  4089. imm16_0 = *valp & 0xffff;
  4090. uimm16x4_0 = (((0xffff) << 16) | imm16_0) << 2;
  4091. *valp = uimm16x4_0;
  4092. return 0;
  4093. }
  4094. static int
  4095. Operand_uimm16x4_encode (uint32 *valp)
  4096. {
  4097. unsigned imm16_0, uimm16x4_0;
  4098. uimm16x4_0 = *valp;
  4099. imm16_0 = (uimm16x4_0 >> 2) & 0xffff;
  4100. *valp = imm16_0;
  4101. return 0;
  4102. }
  4103. static int
  4104. Operand_uimm16x4_ator (uint32 *valp, uint32 pc)
  4105. {
  4106. *valp -= ((pc + 3) & ~0x3);
  4107. return 0;
  4108. }
  4109. static int
  4110. Operand_uimm16x4_rtoa (uint32 *valp, uint32 pc)
  4111. {
  4112. *valp += ((pc + 3) & ~0x3);
  4113. return 0;
  4114. }
  4115. static int
  4116. Operand_mx_decode (uint32 *valp ATTRIBUTE_UNUSED)
  4117. {
  4118. return 0;
  4119. }
  4120. static int
  4121. Operand_mx_encode (uint32 *valp)
  4122. {
  4123. int error;
  4124. error = (*valp & ~0x3) != 0;
  4125. return error;
  4126. }
  4127. static int
  4128. Operand_my_decode (uint32 *valp)
  4129. {
  4130. *valp += 2;
  4131. return 0;
  4132. }
  4133. static int
  4134. Operand_my_encode (uint32 *valp)
  4135. {
  4136. int error;
  4137. error = ((*valp & ~0x3) != 0) || ((*valp & 0x2) == 0);
  4138. *valp = *valp & 1;
  4139. return error;
  4140. }
  4141. static int
  4142. Operand_mw_decode (uint32 *valp ATTRIBUTE_UNUSED)
  4143. {
  4144. return 0;
  4145. }
  4146. static int
  4147. Operand_mw_encode (uint32 *valp)
  4148. {
  4149. int error;
  4150. error = (*valp & ~0x3) != 0;
  4151. return error;
  4152. }
  4153. static int
  4154. Operand_mr0_decode (uint32 *valp ATTRIBUTE_UNUSED)
  4155. {
  4156. return 0;
  4157. }
  4158. static int
  4159. Operand_mr0_encode (uint32 *valp)
  4160. {
  4161. int error;
  4162. error = (*valp & ~0x3) != 0;
  4163. return error;
  4164. }
  4165. static int
  4166. Operand_mr1_decode (uint32 *valp ATTRIBUTE_UNUSED)
  4167. {
  4168. return 0;
  4169. }
  4170. static int
  4171. Operand_mr1_encode (uint32 *valp)
  4172. {
  4173. int error;
  4174. error = (*valp & ~0x3) != 0;
  4175. return error;
  4176. }
  4177. static int
  4178. Operand_mr2_decode (uint32 *valp ATTRIBUTE_UNUSED)
  4179. {
  4180. return 0;
  4181. }
  4182. static int
  4183. Operand_mr2_encode (uint32 *valp)
  4184. {
  4185. int error;
  4186. error = (*valp & ~0x3) != 0;
  4187. return error;
  4188. }
  4189. static int
  4190. Operand_mr3_decode (uint32 *valp ATTRIBUTE_UNUSED)
  4191. {
  4192. return 0;
  4193. }
  4194. static int
  4195. Operand_mr3_encode (uint32 *valp)
  4196. {
  4197. int error;
  4198. error = (*valp & ~0x3) != 0;
  4199. return error;
  4200. }
  4201. static int
  4202. Operand_immt_decode (uint32 *valp)
  4203. {
  4204. unsigned immt_0, t_0;
  4205. t_0 = *valp & 0xf;
  4206. immt_0 = t_0;
  4207. *valp = immt_0;
  4208. return 0;
  4209. }
  4210. static int
  4211. Operand_immt_encode (uint32 *valp)
  4212. {
  4213. unsigned t_0, immt_0;
  4214. immt_0 = *valp;
  4215. t_0 = immt_0 & 0xf;
  4216. *valp = t_0;
  4217. return 0;
  4218. }
  4219. static int
  4220. Operand_imms_decode (uint32 *valp)
  4221. {
  4222. unsigned imms_0, s_0;
  4223. s_0 = *valp & 0xf;
  4224. imms_0 = s_0;
  4225. *valp = imms_0;
  4226. return 0;
  4227. }
  4228. static int
  4229. Operand_imms_encode (uint32 *valp)
  4230. {
  4231. unsigned s_0, imms_0;
  4232. imms_0 = *valp;
  4233. s_0 = imms_0 & 0xf;
  4234. *valp = s_0;
  4235. return 0;
  4236. }
  4237. static int
  4238. Operand_bt_decode (uint32 *valp ATTRIBUTE_UNUSED)
  4239. {
  4240. return 0;
  4241. }
  4242. static int
  4243. Operand_bt_encode (uint32 *valp)
  4244. {
  4245. int error;
  4246. error = (*valp & ~0xf) != 0;
  4247. return error;
  4248. }
  4249. static int
  4250. Operand_bs_decode (uint32 *valp ATTRIBUTE_UNUSED)
  4251. {
  4252. return 0;
  4253. }
  4254. static int
  4255. Operand_bs_encode (uint32 *valp)
  4256. {
  4257. int error;
  4258. error = (*valp & ~0xf) != 0;
  4259. return error;
  4260. }
  4261. static int
  4262. Operand_br_decode (uint32 *valp ATTRIBUTE_UNUSED)
  4263. {
  4264. return 0;
  4265. }
  4266. static int
  4267. Operand_br_encode (uint32 *valp)
  4268. {
  4269. int error;
  4270. error = (*valp & ~0xf) != 0;
  4271. return error;
  4272. }
  4273. static int
  4274. Operand_bt2_decode (uint32 *valp)
  4275. {
  4276. *valp = *valp << 1;
  4277. return 0;
  4278. }
  4279. static int
  4280. Operand_bt2_encode (uint32 *valp)
  4281. {
  4282. int error;
  4283. error = (*valp & ~(0x7 << 1)) != 0;
  4284. *valp = *valp >> 1;
  4285. return error;
  4286. }
  4287. static int
  4288. Operand_bs2_decode (uint32 *valp)
  4289. {
  4290. *valp = *valp << 1;
  4291. return 0;
  4292. }
  4293. static int
  4294. Operand_bs2_encode (uint32 *valp)
  4295. {
  4296. int error;
  4297. error = (*valp & ~(0x7 << 1)) != 0;
  4298. *valp = *valp >> 1;
  4299. return error;
  4300. }
  4301. static int
  4302. Operand_br2_decode (uint32 *valp)
  4303. {
  4304. *valp = *valp << 1;
  4305. return 0;
  4306. }
  4307. static int
  4308. Operand_br2_encode (uint32 *valp)
  4309. {
  4310. int error;
  4311. error = (*valp & ~(0x7 << 1)) != 0;
  4312. *valp = *valp >> 1;
  4313. return error;
  4314. }
  4315. static int
  4316. Operand_bt4_decode (uint32 *valp)
  4317. {
  4318. *valp = *valp << 2;
  4319. return 0;
  4320. }
  4321. static int
  4322. Operand_bt4_encode (uint32 *valp)
  4323. {
  4324. int error;
  4325. error = (*valp & ~(0x3 << 2)) != 0;
  4326. *valp = *valp >> 2;
  4327. return error;
  4328. }
  4329. static int
  4330. Operand_bs4_decode (uint32 *valp)
  4331. {
  4332. *valp = *valp << 2;
  4333. return 0;
  4334. }
  4335. static int
  4336. Operand_bs4_encode (uint32 *valp)
  4337. {
  4338. int error;
  4339. error = (*valp & ~(0x3 << 2)) != 0;
  4340. *valp = *valp >> 2;
  4341. return error;
  4342. }
  4343. static int
  4344. Operand_br4_decode (uint32 *valp)
  4345. {
  4346. *valp = *valp << 2;
  4347. return 0;
  4348. }
  4349. static int
  4350. Operand_br4_encode (uint32 *valp)
  4351. {
  4352. int error;
  4353. error = (*valp & ~(0x3 << 2)) != 0;
  4354. *valp = *valp >> 2;
  4355. return error;
  4356. }
  4357. static int
  4358. Operand_bt8_decode (uint32 *valp)
  4359. {
  4360. *valp = *valp << 3;
  4361. return 0;
  4362. }
  4363. static int
  4364. Operand_bt8_encode (uint32 *valp)
  4365. {
  4366. int error;
  4367. error = (*valp & ~(0x1 << 3)) != 0;
  4368. *valp = *valp >> 3;
  4369. return error;
  4370. }
  4371. static int
  4372. Operand_bs8_decode (uint32 *valp)
  4373. {
  4374. *valp = *valp << 3;
  4375. return 0;
  4376. }
  4377. static int
  4378. Operand_bs8_encode (uint32 *valp)
  4379. {
  4380. int error;
  4381. error = (*valp & ~(0x1 << 3)) != 0;
  4382. *valp = *valp >> 3;
  4383. return error;
  4384. }
  4385. static int
  4386. Operand_br8_decode (uint32 *valp)
  4387. {
  4388. *valp = *valp << 3;
  4389. return 0;
  4390. }
  4391. static int
  4392. Operand_br8_encode (uint32 *valp)
  4393. {
  4394. int error;
  4395. error = (*valp & ~(0x1 << 3)) != 0;
  4396. *valp = *valp >> 3;
  4397. return error;
  4398. }
  4399. static int
  4400. Operand_bt16_decode (uint32 *valp)
  4401. {
  4402. *valp = *valp << 4;
  4403. return 0;
  4404. }
  4405. static int
  4406. Operand_bt16_encode (uint32 *valp)
  4407. {
  4408. int error;
  4409. error = (*valp & ~(0 << 4)) != 0;
  4410. *valp = *valp >> 4;
  4411. return error;
  4412. }
  4413. static int
  4414. Operand_bs16_decode (uint32 *valp)
  4415. {
  4416. *valp = *valp << 4;
  4417. return 0;
  4418. }
  4419. static int
  4420. Operand_bs16_encode (uint32 *valp)
  4421. {
  4422. int error;
  4423. error = (*valp & ~(0 << 4)) != 0;
  4424. *valp = *valp >> 4;
  4425. return error;
  4426. }
  4427. static int
  4428. Operand_br16_decode (uint32 *valp)
  4429. {
  4430. *valp = *valp << 4;
  4431. return 0;
  4432. }
  4433. static int
  4434. Operand_br16_encode (uint32 *valp)
  4435. {
  4436. int error;
  4437. error = (*valp & ~(0 << 4)) != 0;
  4438. *valp = *valp >> 4;
  4439. return error;
  4440. }
  4441. static int
  4442. Operand_brall_decode (uint32 *valp)
  4443. {
  4444. *valp = *valp << 4;
  4445. return 0;
  4446. }
  4447. static int
  4448. Operand_brall_encode (uint32 *valp)
  4449. {
  4450. int error;
  4451. error = (*valp & ~(0 << 4)) != 0;
  4452. *valp = *valp >> 4;
  4453. return error;
  4454. }
  4455. static int
  4456. Operand_tp7_decode (uint32 *valp)
  4457. {
  4458. unsigned tp7_0, t_0;
  4459. t_0 = *valp & 0xf;
  4460. tp7_0 = t_0 + 0x7;
  4461. *valp = tp7_0;
  4462. return 0;
  4463. }
  4464. static int
  4465. Operand_tp7_encode (uint32 *valp)
  4466. {
  4467. unsigned t_0, tp7_0;
  4468. tp7_0 = *valp;
  4469. t_0 = (tp7_0 - 0x7) & 0xf;
  4470. *valp = t_0;
  4471. return 0;
  4472. }
  4473. static int
  4474. Operand_xt_wbr15_label_decode (uint32 *valp)
  4475. {
  4476. unsigned xt_wbr15_label_0, xt_wbr15_imm_0;
  4477. xt_wbr15_imm_0 = *valp & 0x7fff;
  4478. xt_wbr15_label_0 = 0x4 + (((int) xt_wbr15_imm_0 << 17) >> 17);
  4479. *valp = xt_wbr15_label_0;
  4480. return 0;
  4481. }
  4482. static int
  4483. Operand_xt_wbr15_label_encode (uint32 *valp)
  4484. {
  4485. unsigned xt_wbr15_imm_0, xt_wbr15_label_0;
  4486. xt_wbr15_label_0 = *valp;
  4487. xt_wbr15_imm_0 = (xt_wbr15_label_0 - 0x4) & 0x7fff;
  4488. *valp = xt_wbr15_imm_0;
  4489. return 0;
  4490. }
  4491. static int
  4492. Operand_xt_wbr15_label_ator (uint32 *valp, uint32 pc)
  4493. {
  4494. *valp -= pc;
  4495. return 0;
  4496. }
  4497. static int
  4498. Operand_xt_wbr15_label_rtoa (uint32 *valp, uint32 pc)
  4499. {
  4500. *valp += pc;
  4501. return 0;
  4502. }
  4503. static int
  4504. Operand_xt_wbr18_label_decode (uint32 *valp)
  4505. {
  4506. unsigned xt_wbr18_label_0, xt_wbr18_imm_0;
  4507. xt_wbr18_imm_0 = *valp & 0x3ffff;
  4508. xt_wbr18_label_0 = 0x4 + (((int) xt_wbr18_imm_0 << 14) >> 14);
  4509. *valp = xt_wbr18_label_0;
  4510. return 0;
  4511. }
  4512. static int
  4513. Operand_xt_wbr18_label_encode (uint32 *valp)
  4514. {
  4515. unsigned xt_wbr18_imm_0, xt_wbr18_label_0;
  4516. xt_wbr18_label_0 = *valp;
  4517. xt_wbr18_imm_0 = (xt_wbr18_label_0 - 0x4) & 0x3ffff;
  4518. *valp = xt_wbr18_imm_0;
  4519. return 0;
  4520. }
  4521. static int
  4522. Operand_xt_wbr18_label_ator (uint32 *valp, uint32 pc)
  4523. {
  4524. *valp -= pc;
  4525. return 0;
  4526. }
  4527. static int
  4528. Operand_xt_wbr18_label_rtoa (uint32 *valp, uint32 pc)
  4529. {
  4530. *valp += pc;
  4531. return 0;
  4532. }
  4533. static int
  4534. Operand_cimm8x4_decode (uint32 *valp)
  4535. {
  4536. unsigned cimm8x4_0, imm8_0;
  4537. imm8_0 = *valp & 0xff;
  4538. cimm8x4_0 = (imm8_0 << 2) | 0;
  4539. *valp = cimm8x4_0;
  4540. return 0;
  4541. }
  4542. static int
  4543. Operand_cimm8x4_encode (uint32 *valp)
  4544. {
  4545. unsigned imm8_0, cimm8x4_0;
  4546. cimm8x4_0 = *valp;
  4547. imm8_0 = (cimm8x4_0 >> 2) & 0xff;
  4548. *valp = imm8_0;
  4549. return 0;
  4550. }
  4551. static int
  4552. Operand_frr_decode (uint32 *valp ATTRIBUTE_UNUSED)
  4553. {
  4554. return 0;
  4555. }
  4556. static int
  4557. Operand_frr_encode (uint32 *valp)
  4558. {
  4559. int error;
  4560. error = (*valp & ~0xf) != 0;
  4561. return error;
  4562. }
  4563. static int
  4564. Operand_frs_decode (uint32 *valp ATTRIBUTE_UNUSED)
  4565. {
  4566. return 0;
  4567. }
  4568. static int
  4569. Operand_frs_encode (uint32 *valp)
  4570. {
  4571. int error;
  4572. error = (*valp & ~0xf) != 0;
  4573. return error;
  4574. }
  4575. static int
  4576. Operand_frt_decode (uint32 *valp ATTRIBUTE_UNUSED)
  4577. {
  4578. return 0;
  4579. }
  4580. static int
  4581. Operand_frt_encode (uint32 *valp)
  4582. {
  4583. int error;
  4584. error = (*valp & ~0xf) != 0;
  4585. return error;
  4586. }
  4587. static xtensa_operand_internal operands[] = {
  4588. { "soffsetx4", 10, -1, 0,
  4589. XTENSA_OPERAND_IS_PCRELATIVE,
  4590. Operand_soffsetx4_encode, Operand_soffsetx4_decode,
  4591. Operand_soffsetx4_ator, Operand_soffsetx4_rtoa },
  4592. { "uimm12x8", 3, -1, 0,
  4593. 0,
  4594. Operand_uimm12x8_encode, Operand_uimm12x8_decode,
  4595. 0, 0 },
  4596. { "simm4", 26, -1, 0,
  4597. 0,
  4598. Operand_simm4_encode, Operand_simm4_decode,
  4599. 0, 0 },
  4600. { "arr", 14, 0, 1,
  4601. XTENSA_OPERAND_IS_REGISTER,
  4602. Operand_arr_encode, Operand_arr_decode,
  4603. 0, 0 },
  4604. { "ars", 5, 0, 1,
  4605. XTENSA_OPERAND_IS_REGISTER,
  4606. Operand_ars_encode, Operand_ars_decode,
  4607. 0, 0 },
  4608. { "*ars_invisible", 5, 0, 1,
  4609. XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE,
  4610. Operand_ars_encode, Operand_ars_decode,
  4611. 0, 0 },
  4612. { "art", 0, 0, 1,
  4613. XTENSA_OPERAND_IS_REGISTER,
  4614. Operand_art_encode, Operand_art_decode,
  4615. 0, 0 },
  4616. { "ar0", 123, 0, 1,
  4617. XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE,
  4618. Operand_ar0_encode, Operand_ar0_decode,
  4619. 0, 0 },
  4620. { "ar4", 124, 0, 1,
  4621. XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE,
  4622. Operand_ar4_encode, Operand_ar4_decode,
  4623. 0, 0 },
  4624. { "ar8", 125, 0, 1,
  4625. XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE,
  4626. Operand_ar8_encode, Operand_ar8_decode,
  4627. 0, 0 },
  4628. { "ar12", 126, 0, 1,
  4629. XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE,
  4630. Operand_ar12_encode, Operand_ar12_decode,
  4631. 0, 0 },
  4632. { "ars_entry", 5, 0, 1,
  4633. XTENSA_OPERAND_IS_REGISTER,
  4634. Operand_ars_entry_encode, Operand_ars_entry_decode,
  4635. 0, 0 },
  4636. { "immrx4", 14, -1, 0,
  4637. 0,
  4638. Operand_immrx4_encode, Operand_immrx4_decode,
  4639. 0, 0 },
  4640. { "lsi4x4", 14, -1, 0,
  4641. 0,
  4642. Operand_lsi4x4_encode, Operand_lsi4x4_decode,
  4643. 0, 0 },
  4644. { "simm7", 34, -1, 0,
  4645. 0,
  4646. Operand_simm7_encode, Operand_simm7_decode,
  4647. 0, 0 },
  4648. { "uimm6", 33, -1, 0,
  4649. XTENSA_OPERAND_IS_PCRELATIVE,
  4650. Operand_uimm6_encode, Operand_uimm6_decode,
  4651. Operand_uimm6_ator, Operand_uimm6_rtoa },
  4652. { "ai4const", 0, -1, 0,
  4653. 0,
  4654. Operand_ai4const_encode, Operand_ai4const_decode,
  4655. 0, 0 },
  4656. { "b4const", 14, -1, 0,
  4657. 0,
  4658. Operand_b4const_encode, Operand_b4const_decode,
  4659. 0, 0 },
  4660. { "b4constu", 14, -1, 0,
  4661. 0,
  4662. Operand_b4constu_encode, Operand_b4constu_decode,
  4663. 0, 0 },
  4664. { "uimm8", 4, -1, 0,
  4665. 0,
  4666. Operand_uimm8_encode, Operand_uimm8_decode,
  4667. 0, 0 },
  4668. { "uimm8x2", 4, -1, 0,
  4669. 0,
  4670. Operand_uimm8x2_encode, Operand_uimm8x2_decode,
  4671. 0, 0 },
  4672. { "uimm8x4", 4, -1, 0,
  4673. 0,
  4674. Operand_uimm8x4_encode, Operand_uimm8x4_decode,
  4675. 0, 0 },
  4676. { "uimm4x16", 13, -1, 0,
  4677. 0,
  4678. Operand_uimm4x16_encode, Operand_uimm4x16_decode,
  4679. 0, 0 },
  4680. { "simm8", 4, -1, 0,
  4681. 0,
  4682. Operand_simm8_encode, Operand_simm8_decode,
  4683. 0, 0 },
  4684. { "simm8x256", 4, -1, 0,
  4685. 0,
  4686. Operand_simm8x256_encode, Operand_simm8x256_decode,
  4687. 0, 0 },
  4688. { "simm12b", 6, -1, 0,
  4689. 0,
  4690. Operand_simm12b_encode, Operand_simm12b_decode,
  4691. 0, 0 },
  4692. { "msalp32", 18, -1, 0,
  4693. 0,
  4694. Operand_msalp32_encode, Operand_msalp32_decode,
  4695. 0, 0 },
  4696. { "op2p1", 13, -1, 0,
  4697. 0,
  4698. Operand_op2p1_encode, Operand_op2p1_decode,
  4699. 0, 0 },
  4700. { "label8", 4, -1, 0,
  4701. XTENSA_OPERAND_IS_PCRELATIVE,
  4702. Operand_label8_encode, Operand_label8_decode,
  4703. Operand_label8_ator, Operand_label8_rtoa },
  4704. { "ulabel8", 4, -1, 0,
  4705. XTENSA_OPERAND_IS_PCRELATIVE,
  4706. Operand_ulabel8_encode, Operand_ulabel8_decode,
  4707. Operand_ulabel8_ator, Operand_ulabel8_rtoa },
  4708. { "label12", 3, -1, 0,
  4709. XTENSA_OPERAND_IS_PCRELATIVE,
  4710. Operand_label12_encode, Operand_label12_decode,
  4711. Operand_label12_ator, Operand_label12_rtoa },
  4712. { "soffset", 10, -1, 0,
  4713. XTENSA_OPERAND_IS_PCRELATIVE,
  4714. Operand_soffset_encode, Operand_soffset_decode,
  4715. Operand_soffset_ator, Operand_soffset_rtoa },
  4716. { "uimm16x4", 7, -1, 0,
  4717. XTENSA_OPERAND_IS_PCRELATIVE,
  4718. Operand_uimm16x4_encode, Operand_uimm16x4_decode,
  4719. Operand_uimm16x4_ator, Operand_uimm16x4_rtoa },
  4720. { "mx", 43, 1, 1,
  4721. XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_UNKNOWN,
  4722. Operand_mx_encode, Operand_mx_decode,
  4723. 0, 0 },
  4724. { "my", 42, 1, 1,
  4725. XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_UNKNOWN,
  4726. Operand_my_encode, Operand_my_decode,
  4727. 0, 0 },
  4728. { "mw", 41, 1, 1,
  4729. XTENSA_OPERAND_IS_REGISTER,
  4730. Operand_mw_encode, Operand_mw_decode,
  4731. 0, 0 },
  4732. { "mr0", 127, 1, 1,
  4733. XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE,
  4734. Operand_mr0_encode, Operand_mr0_decode,
  4735. 0, 0 },
  4736. { "mr1", 128, 1, 1,
  4737. XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE,
  4738. Operand_mr1_encode, Operand_mr1_decode,
  4739. 0, 0 },
  4740. { "mr2", 129, 1, 1,
  4741. XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE,
  4742. Operand_mr2_encode, Operand_mr2_decode,
  4743. 0, 0 },
  4744. { "mr3", 130, 1, 1,
  4745. XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE,
  4746. Operand_mr3_encode, Operand_mr3_decode,
  4747. 0, 0 },
  4748. { "immt", 0, -1, 0,
  4749. 0,
  4750. Operand_immt_encode, Operand_immt_decode,
  4751. 0, 0 },
  4752. { "imms", 5, -1, 0,
  4753. 0,
  4754. Operand_imms_encode, Operand_imms_decode,
  4755. 0, 0 },
  4756. { "bt", 0, 2, 1,
  4757. XTENSA_OPERAND_IS_REGISTER,
  4758. Operand_bt_encode, Operand_bt_decode,
  4759. 0, 0 },
  4760. { "bs", 5, 2, 1,
  4761. XTENSA_OPERAND_IS_REGISTER,
  4762. Operand_bs_encode, Operand_bs_decode,
  4763. 0, 0 },
  4764. { "br", 14, 2, 1,
  4765. XTENSA_OPERAND_IS_REGISTER,
  4766. Operand_br_encode, Operand_br_decode,
  4767. 0, 0 },
  4768. { "bt2", 44, 2, 2,
  4769. XTENSA_OPERAND_IS_REGISTER,
  4770. Operand_bt2_encode, Operand_bt2_decode,
  4771. 0, 0 },
  4772. { "bs2", 45, 2, 2,
  4773. XTENSA_OPERAND_IS_REGISTER,
  4774. Operand_bs2_encode, Operand_bs2_decode,
  4775. 0, 0 },
  4776. { "br2", 46, 2, 2,
  4777. XTENSA_OPERAND_IS_REGISTER,
  4778. Operand_br2_encode, Operand_br2_decode,
  4779. 0, 0 },
  4780. { "bt4", 47, 2, 4,
  4781. XTENSA_OPERAND_IS_REGISTER,
  4782. Operand_bt4_encode, Operand_bt4_decode,
  4783. 0, 0 },
  4784. { "bs4", 48, 2, 4,
  4785. XTENSA_OPERAND_IS_REGISTER,
  4786. Operand_bs4_encode, Operand_bs4_decode,
  4787. 0, 0 },
  4788. { "br4", 49, 2, 4,
  4789. XTENSA_OPERAND_IS_REGISTER,
  4790. Operand_br4_encode, Operand_br4_decode,
  4791. 0, 0 },
  4792. { "bt8", 50, 2, 8,
  4793. XTENSA_OPERAND_IS_REGISTER,
  4794. Operand_bt8_encode, Operand_bt8_decode,
  4795. 0, 0 },
  4796. { "bs8", 51, 2, 8,
  4797. XTENSA_OPERAND_IS_REGISTER,
  4798. Operand_bs8_encode, Operand_bs8_decode,
  4799. 0, 0 },
  4800. { "br8", 52, 2, 8,
  4801. XTENSA_OPERAND_IS_REGISTER,
  4802. Operand_br8_encode, Operand_br8_decode,
  4803. 0, 0 },
  4804. { "bt16", 131, 2, 16,
  4805. XTENSA_OPERAND_IS_REGISTER,
  4806. Operand_bt16_encode, Operand_bt16_decode,
  4807. 0, 0 },
  4808. { "bs16", 132, 2, 16,
  4809. XTENSA_OPERAND_IS_REGISTER,
  4810. Operand_bs16_encode, Operand_bs16_decode,
  4811. 0, 0 },
  4812. { "br16", 133, 2, 16,
  4813. XTENSA_OPERAND_IS_REGISTER,
  4814. Operand_br16_encode, Operand_br16_decode,
  4815. 0, 0 },
  4816. { "brall", 134, 2, 16,
  4817. XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE,
  4818. Operand_brall_encode, Operand_brall_decode,
  4819. 0, 0 },
  4820. { "tp7", 0, -1, 0,
  4821. 0,
  4822. Operand_tp7_encode, Operand_tp7_decode,
  4823. 0, 0 },
  4824. { "xt_wbr15_label", 53, -1, 0,
  4825. XTENSA_OPERAND_IS_PCRELATIVE,
  4826. Operand_xt_wbr15_label_encode, Operand_xt_wbr15_label_decode,
  4827. Operand_xt_wbr15_label_ator, Operand_xt_wbr15_label_rtoa },
  4828. { "xt_wbr18_label", 54, -1, 0,
  4829. XTENSA_OPERAND_IS_PCRELATIVE,
  4830. Operand_xt_wbr18_label_encode, Operand_xt_wbr18_label_decode,
  4831. Operand_xt_wbr18_label_ator, Operand_xt_wbr18_label_rtoa },
  4832. { "cimm8x4", 4, -1, 0,
  4833. 0,
  4834. Operand_cimm8x4_encode, Operand_cimm8x4_decode,
  4835. 0, 0 },
  4836. { "frr", 14, 3, 1,
  4837. XTENSA_OPERAND_IS_REGISTER,
  4838. Operand_frr_encode, Operand_frr_decode,
  4839. 0, 0 },
  4840. { "frs", 5, 3, 1,
  4841. XTENSA_OPERAND_IS_REGISTER,
  4842. Operand_frs_encode, Operand_frs_decode,
  4843. 0, 0 },
  4844. { "frt", 0, 3, 1,
  4845. XTENSA_OPERAND_IS_REGISTER,
  4846. Operand_frt_encode, Operand_frt_decode,
  4847. 0, 0 },
  4848. { "t", 0, -1, 0, 0, 0, 0, 0, 0 },
  4849. { "bbi4", 1, -1, 0, 0, 0, 0, 0, 0 },
  4850. { "bbi", 2, -1, 0, 0, 0, 0, 0, 0 },
  4851. { "imm12", 3, -1, 0, 0, 0, 0, 0, 0 },
  4852. { "imm8", 4, -1, 0, 0, 0, 0, 0, 0 },
  4853. { "s", 5, -1, 0, 0, 0, 0, 0, 0 },
  4854. { "imm12b", 6, -1, 0, 0, 0, 0, 0, 0 },
  4855. { "imm16", 7, -1, 0, 0, 0, 0, 0, 0 },
  4856. { "m", 8, -1, 0, 0, 0, 0, 0, 0 },
  4857. { "n", 9, -1, 0, 0, 0, 0, 0, 0 },
  4858. { "offset", 10, -1, 0, 0, 0, 0, 0, 0 },
  4859. { "op0", 11, -1, 0, 0, 0, 0, 0, 0 },
  4860. { "op1", 12, -1, 0, 0, 0, 0, 0, 0 },
  4861. { "op2", 13, -1, 0, 0, 0, 0, 0, 0 },
  4862. { "r", 14, -1, 0, 0, 0, 0, 0, 0 },
  4863. { "sa4", 15, -1, 0, 0, 0, 0, 0, 0 },
  4864. { "sae4", 16, -1, 0, 0, 0, 0, 0, 0 },
  4865. { "sae", 17, -1, 0, 0, 0, 0, 0, 0 },
  4866. { "sal", 18, -1, 0, 0, 0, 0, 0, 0 },
  4867. { "sargt", 19, -1, 0, 0, 0, 0, 0, 0 },
  4868. { "sas4", 20, -1, 0, 0, 0, 0, 0, 0 },
  4869. { "sas", 21, -1, 0, 0, 0, 0, 0, 0 },
  4870. { "sr", 22, -1, 0, 0, 0, 0, 0, 0 },
  4871. { "st", 23, -1, 0, 0, 0, 0, 0, 0 },
  4872. { "thi3", 24, -1, 0, 0, 0, 0, 0, 0 },
  4873. { "imm4", 25, -1, 0, 0, 0, 0, 0, 0 },
  4874. { "mn", 26, -1, 0, 0, 0, 0, 0, 0 },
  4875. { "i", 27, -1, 0, 0, 0, 0, 0, 0 },
  4876. { "imm6lo", 28, -1, 0, 0, 0, 0, 0, 0 },
  4877. { "imm6hi", 29, -1, 0, 0, 0, 0, 0, 0 },
  4878. { "imm7lo", 30, -1, 0, 0, 0, 0, 0, 0 },
  4879. { "imm7hi", 31, -1, 0, 0, 0, 0, 0, 0 },
  4880. { "z", 32, -1, 0, 0, 0, 0, 0, 0 },
  4881. { "imm6", 33, -1, 0, 0, 0, 0, 0, 0 },
  4882. { "imm7", 34, -1, 0, 0, 0, 0, 0, 0 },
  4883. { "r3", 35, -1, 0, 0, 0, 0, 0, 0 },
  4884. { "rbit2", 36, -1, 0, 0, 0, 0, 0, 0 },
  4885. { "rhi", 37, -1, 0, 0, 0, 0, 0, 0 },
  4886. { "t3", 38, -1, 0, 0, 0, 0, 0, 0 },
  4887. { "tbit2", 39, -1, 0, 0, 0, 0, 0, 0 },
  4888. { "tlo", 40, -1, 0, 0, 0, 0, 0, 0 },
  4889. { "w", 41, -1, 0, 0, 0, 0, 0, 0 },
  4890. { "y", 42, -1, 0, 0, 0, 0, 0, 0 },
  4891. { "x", 43, -1, 0, 0, 0, 0, 0, 0 },
  4892. { "t2", 44, -1, 0, 0, 0, 0, 0, 0 },
  4893. { "s2", 45, -1, 0, 0, 0, 0, 0, 0 },
  4894. { "r2", 46, -1, 0, 0, 0, 0, 0, 0 },
  4895. { "t4", 47, -1, 0, 0, 0, 0, 0, 0 },
  4896. { "s4", 48, -1, 0, 0, 0, 0, 0, 0 },
  4897. { "r4", 49, -1, 0, 0, 0, 0, 0, 0 },
  4898. { "t8", 50, -1, 0, 0, 0, 0, 0, 0 },
  4899. { "s8", 51, -1, 0, 0, 0, 0, 0, 0 },
  4900. { "r8", 52, -1, 0, 0, 0, 0, 0, 0 },
  4901. { "xt_wbr15_imm", 53, -1, 0, 0, 0, 0, 0, 0 },
  4902. { "xt_wbr18_imm", 54, -1, 0, 0, 0, 0, 0, 0 },
  4903. { "op0_xt_flix64_slot0_s3", 55, -1, 0, 0, 0, 0, 0, 0 },
  4904. { "combined3e2c5767_fld7", 56, -1, 0, 0, 0, 0, 0, 0 },
  4905. { "combined3e2c5767_fld8", 57, -1, 0, 0, 0, 0, 0, 0 },
  4906. { "combined3e2c5767_fld9", 58, -1, 0, 0, 0, 0, 0, 0 },
  4907. { "combined3e2c5767_fld11", 59, -1, 0, 0, 0, 0, 0, 0 },
  4908. { "combined3e2c5767_fld49xt_flix64_slot0", 60, -1, 0, 0, 0, 0, 0, 0 },
  4909. { "op0_s4", 61, -1, 0, 0, 0, 0, 0, 0 },
  4910. { "combined3e2c5767_fld16", 62, -1, 0, 0, 0, 0, 0, 0 },
  4911. { "combined3e2c5767_fld19xt_flix64_slot1", 63, -1, 0, 0, 0, 0, 0, 0 },
  4912. { "combined3e2c5767_fld20xt_flix64_slot1", 64, -1, 0, 0, 0, 0, 0, 0 },
  4913. { "combined3e2c5767_fld21xt_flix64_slot1", 65, -1, 0, 0, 0, 0, 0, 0 },
  4914. { "combined3e2c5767_fld22xt_flix64_slot1", 66, -1, 0, 0, 0, 0, 0, 0 },
  4915. { "combined3e2c5767_fld23xt_flix64_slot1", 67, -1, 0, 0, 0, 0, 0, 0 },
  4916. { "combined3e2c5767_fld25xt_flix64_slot1", 68, -1, 0, 0, 0, 0, 0, 0 },
  4917. { "combined3e2c5767_fld26xt_flix64_slot1", 69, -1, 0, 0, 0, 0, 0, 0 },
  4918. { "combined3e2c5767_fld28xt_flix64_slot1", 70, -1, 0, 0, 0, 0, 0, 0 },
  4919. { "combined3e2c5767_fld30xt_flix64_slot1", 71, -1, 0, 0, 0, 0, 0, 0 },
  4920. { "combined3e2c5767_fld32xt_flix64_slot1", 72, -1, 0, 0, 0, 0, 0, 0 },
  4921. { "combined3e2c5767_fld33xt_flix64_slot1", 73, -1, 0, 0, 0, 0, 0, 0 },
  4922. { "combined3e2c5767_fld35xt_flix64_slot1", 74, -1, 0, 0, 0, 0, 0, 0 },
  4923. { "combined3e2c5767_fld51xt_flix64_slot1", 75, -1, 0, 0, 0, 0, 0, 0 },
  4924. { "combined3e2c5767_fld52xt_flix64_slot1", 76, -1, 0, 0, 0, 0, 0, 0 },
  4925. { "combined3e2c5767_fld53xt_flix64_slot1", 77, -1, 0, 0, 0, 0, 0, 0 },
  4926. { "combined3e2c5767_fld54xt_flix64_slot1", 78, -1, 0, 0, 0, 0, 0, 0 },
  4927. { "combined3e2c5767_fld57xt_flix64_slot1", 79, -1, 0, 0, 0, 0, 0, 0 },
  4928. { "combined3e2c5767_fld58xt_flix64_slot1", 80, -1, 0, 0, 0, 0, 0, 0 },
  4929. { "combined3e2c5767_fld60xt_flix64_slot1", 81, -1, 0, 0, 0, 0, 0, 0 },
  4930. { "combined3e2c5767_fld62xt_flix64_slot1", 82, -1, 0, 0, 0, 0, 0, 0 },
  4931. { "op0_s5", 83, -1, 0, 0, 0, 0, 0, 0 },
  4932. { "combined3e2c5767_fld36xt_flix64_slot2", 84, -1, 0, 0, 0, 0, 0, 0 },
  4933. { "combined3e2c5767_fld37xt_flix64_slot2", 85, -1, 0, 0, 0, 0, 0, 0 },
  4934. { "combined3e2c5767_fld39xt_flix64_slot2", 86, -1, 0, 0, 0, 0, 0, 0 },
  4935. { "combined3e2c5767_fld41xt_flix64_slot2", 87, -1, 0, 0, 0, 0, 0, 0 },
  4936. { "combined3e2c5767_fld42xt_flix64_slot2", 88, -1, 0, 0, 0, 0, 0, 0 },
  4937. { "combined3e2c5767_fld44xt_flix64_slot2", 89, -1, 0, 0, 0, 0, 0, 0 },
  4938. { "combined3e2c5767_fld45xt_flix64_slot2", 90, -1, 0, 0, 0, 0, 0, 0 },
  4939. { "combined3e2c5767_fld47xt_flix64_slot2", 91, -1, 0, 0, 0, 0, 0, 0 },
  4940. { "combined3e2c5767_fld63xt_flix64_slot2", 92, -1, 0, 0, 0, 0, 0, 0 },
  4941. { "combined3e2c5767_fld64xt_flix64_slot2", 93, -1, 0, 0, 0, 0, 0, 0 },
  4942. { "combined3e2c5767_fld65xt_flix64_slot2", 94, -1, 0, 0, 0, 0, 0, 0 },
  4943. { "combined3e2c5767_fld66xt_flix64_slot2", 95, -1, 0, 0, 0, 0, 0, 0 },
  4944. { "combined3e2c5767_fld68xt_flix64_slot2", 96, -1, 0, 0, 0, 0, 0, 0 },
  4945. { "op0_s6", 97, -1, 0, 0, 0, 0, 0, 0 },
  4946. { "combined3e2c5767_fld70xt_flix64_slot3", 98, -1, 0, 0, 0, 0, 0, 0 },
  4947. { "combined3e2c5767_fld71", 99, -1, 0, 0, 0, 0, 0, 0 },
  4948. { "combined3e2c5767_fld72xt_flix64_slot3", 100, -1, 0, 0, 0, 0, 0, 0 },
  4949. { "combined3e2c5767_fld73xt_flix64_slot3", 101, -1, 0, 0, 0, 0, 0, 0 },
  4950. { "combined3e2c5767_fld74xt_flix64_slot3", 102, -1, 0, 0, 0, 0, 0, 0 },
  4951. { "combined3e2c5767_fld75xt_flix64_slot3", 103, -1, 0, 0, 0, 0, 0, 0 },
  4952. { "combined3e2c5767_fld76xt_flix64_slot3", 104, -1, 0, 0, 0, 0, 0, 0 },
  4953. { "combined3e2c5767_fld77xt_flix64_slot3", 105, -1, 0, 0, 0, 0, 0, 0 },
  4954. { "combined3e2c5767_fld78xt_flix64_slot3", 106, -1, 0, 0, 0, 0, 0, 0 },
  4955. { "combined3e2c5767_fld79xt_flix64_slot3", 107, -1, 0, 0, 0, 0, 0, 0 },
  4956. { "combined3e2c5767_fld80xt_flix64_slot3", 108, -1, 0, 0, 0, 0, 0, 0 },
  4957. { "combined3e2c5767_fld81xt_flix64_slot3", 109, -1, 0, 0, 0, 0, 0, 0 },
  4958. { "combined3e2c5767_fld82xt_flix64_slot3", 110, -1, 0, 0, 0, 0, 0, 0 },
  4959. { "combined3e2c5767_fld83xt_flix64_slot3", 111, -1, 0, 0, 0, 0, 0, 0 },
  4960. { "combined3e2c5767_fld84xt_flix64_slot3", 112, -1, 0, 0, 0, 0, 0, 0 },
  4961. { "combined3e2c5767_fld85xt_flix64_slot3", 113, -1, 0, 0, 0, 0, 0, 0 },
  4962. { "combined3e2c5767_fld86xt_flix64_slot3", 114, -1, 0, 0, 0, 0, 0, 0 },
  4963. { "combined3e2c5767_fld87xt_flix64_slot3", 115, -1, 0, 0, 0, 0, 0, 0 },
  4964. { "combined3e2c5767_fld88xt_flix64_slot3", 116, -1, 0, 0, 0, 0, 0, 0 },
  4965. { "combined3e2c5767_fld89xt_flix64_slot3", 117, -1, 0, 0, 0, 0, 0, 0 },
  4966. { "combined3e2c5767_fld90xt_flix64_slot3", 118, -1, 0, 0, 0, 0, 0, 0 },
  4967. { "combined3e2c5767_fld91xt_flix64_slot3", 119, -1, 0, 0, 0, 0, 0, 0 },
  4968. { "combined3e2c5767_fld92xt_flix64_slot3", 120, -1, 0, 0, 0, 0, 0, 0 },
  4969. { "combined3e2c5767_fld93xt_flix64_slot3", 121, -1, 0, 0, 0, 0, 0, 0 },
  4970. { "op0_xt_flix64_slot0", 122, -1, 0, 0, 0, 0, 0, 0 }
  4971. };
  4972. /* Iclass table. */
  4973. static xtensa_arg_internal Iclass_xt_iclass_rfe_stateArgs[] = {
  4974. { { STATE_PSRING }, 'i' },
  4975. { { STATE_PSEXCM }, 'm' },
  4976. { { STATE_EPC1 }, 'i' }
  4977. };
  4978. static xtensa_arg_internal Iclass_xt_iclass_rfde_stateArgs[] = {
  4979. { { STATE_PSEXCM }, 'i' },
  4980. { { STATE_PSRING }, 'i' },
  4981. { { STATE_DEPC }, 'i' }
  4982. };
  4983. static xtensa_arg_internal Iclass_xt_iclass_call12_args[] = {
  4984. { { 0 /* soffsetx4 */ }, 'i' },
  4985. { { 10 /* ar12 */ }, 'o' }
  4986. };
  4987. static xtensa_arg_internal Iclass_xt_iclass_call12_stateArgs[] = {
  4988. { { STATE_PSCALLINC }, 'o' }
  4989. };
  4990. static xtensa_arg_internal Iclass_xt_iclass_call8_args[] = {
  4991. { { 0 /* soffsetx4 */ }, 'i' },
  4992. { { 9 /* ar8 */ }, 'o' }
  4993. };
  4994. static xtensa_arg_internal Iclass_xt_iclass_call8_stateArgs[] = {
  4995. { { STATE_PSCALLINC }, 'o' }
  4996. };
  4997. static xtensa_arg_internal Iclass_xt_iclass_call4_args[] = {
  4998. { { 0 /* soffsetx4 */ }, 'i' },
  4999. { { 8 /* ar4 */ }, 'o' }
  5000. };
  5001. static xtensa_arg_internal Iclass_xt_iclass_call4_stateArgs[] = {
  5002. { { STATE_PSCALLINC }, 'o' }
  5003. };
  5004. static xtensa_arg_internal Iclass_xt_iclass_callx12_args[] = {
  5005. { { 4 /* ars */ }, 'i' },
  5006. { { 10 /* ar12 */ }, 'o' }
  5007. };
  5008. static xtensa_arg_internal Iclass_xt_iclass_callx12_stateArgs[] = {
  5009. { { STATE_PSCALLINC }, 'o' }
  5010. };
  5011. static xtensa_arg_internal Iclass_xt_iclass_callx8_args[] = {
  5012. { { 4 /* ars */ }, 'i' },
  5013. { { 9 /* ar8 */ }, 'o' }
  5014. };
  5015. static xtensa_arg_internal Iclass_xt_iclass_callx8_stateArgs[] = {
  5016. { { STATE_PSCALLINC }, 'o' }
  5017. };
  5018. static xtensa_arg_internal Iclass_xt_iclass_callx4_args[] = {
  5019. { { 4 /* ars */ }, 'i' },
  5020. { { 8 /* ar4 */ }, 'o' }
  5021. };
  5022. static xtensa_arg_internal Iclass_xt_iclass_callx4_stateArgs[] = {
  5023. { { STATE_PSCALLINC }, 'o' }
  5024. };
  5025. static xtensa_arg_internal Iclass_xt_iclass_entry_args[] = {
  5026. { { 11 /* ars_entry */ }, 's' },
  5027. { { 4 /* ars */ }, 'i' },
  5028. { { 1 /* uimm12x8 */ }, 'i' }
  5029. };
  5030. static xtensa_arg_internal Iclass_xt_iclass_entry_stateArgs[] = {
  5031. { { STATE_PSCALLINC }, 'i' },
  5032. { { STATE_PSEXCM }, 'i' },
  5033. { { STATE_PSWOE }, 'i' },
  5034. { { STATE_WindowBase }, 'm' },
  5035. { { STATE_WindowStart }, 'm' }
  5036. };
  5037. static xtensa_arg_internal Iclass_xt_iclass_movsp_args[] = {
  5038. { { 6 /* art */ }, 'o' },
  5039. { { 4 /* ars */ }, 'i' }
  5040. };
  5041. static xtensa_arg_internal Iclass_xt_iclass_movsp_stateArgs[] = {
  5042. { { STATE_WindowBase }, 'i' },
  5043. { { STATE_WindowStart }, 'i' }
  5044. };
  5045. static xtensa_arg_internal Iclass_xt_iclass_rotw_args[] = {
  5046. { { 2 /* simm4 */ }, 'i' }
  5047. };
  5048. static xtensa_arg_internal Iclass_xt_iclass_rotw_stateArgs[] = {
  5049. { { STATE_PSEXCM }, 'i' },
  5050. { { STATE_PSRING }, 'i' },
  5051. { { STATE_WindowBase }, 'm' }
  5052. };
  5053. static xtensa_arg_internal Iclass_xt_iclass_retw_args[] = {
  5054. { { 5 /* *ars_invisible */ }, 'i' }
  5055. };
  5056. static xtensa_arg_internal Iclass_xt_iclass_retw_stateArgs[] = {
  5057. { { STATE_WindowBase }, 'm' },
  5058. { { STATE_WindowStart }, 'm' },
  5059. { { STATE_PSEXCM }, 'i' },
  5060. { { STATE_PSWOE }, 'i' }
  5061. };
  5062. static xtensa_arg_internal Iclass_xt_iclass_rfwou_stateArgs[] = {
  5063. { { STATE_EPC1 }, 'i' },
  5064. { { STATE_PSEXCM }, 'm' },
  5065. { { STATE_PSRING }, 'i' },
  5066. { { STATE_WindowBase }, 'm' },
  5067. { { STATE_WindowStart }, 'm' },
  5068. { { STATE_PSOWB }, 'i' }
  5069. };
  5070. static xtensa_arg_internal Iclass_xt_iclass_l32e_args[] = {
  5071. { { 6 /* art */ }, 'o' },
  5072. { { 4 /* ars */ }, 'i' },
  5073. { { 12 /* immrx4 */ }, 'i' }
  5074. };
  5075. static xtensa_arg_internal Iclass_xt_iclass_l32e_stateArgs[] = {
  5076. { { STATE_PSEXCM }, 'i' },
  5077. { { STATE_PSRING }, 'i' }
  5078. };
  5079. static xtensa_arg_internal Iclass_xt_iclass_s32e_args[] = {
  5080. { { 6 /* art */ }, 'i' },
  5081. { { 4 /* ars */ }, 'i' },
  5082. { { 12 /* immrx4 */ }, 'i' }
  5083. };
  5084. static xtensa_arg_internal Iclass_xt_iclass_s32e_stateArgs[] = {
  5085. { { STATE_PSEXCM }, 'i' },
  5086. { { STATE_PSRING }, 'i' }
  5087. };
  5088. static xtensa_arg_internal Iclass_xt_iclass_rsr_windowbase_args[] = {
  5089. { { 6 /* art */ }, 'o' }
  5090. };
  5091. static xtensa_arg_internal Iclass_xt_iclass_rsr_windowbase_stateArgs[] = {
  5092. { { STATE_PSEXCM }, 'i' },
  5093. { { STATE_PSRING }, 'i' },
  5094. { { STATE_WindowBase }, 'i' }
  5095. };
  5096. static xtensa_arg_internal Iclass_xt_iclass_wsr_windowbase_args[] = {
  5097. { { 6 /* art */ }, 'i' }
  5098. };
  5099. static xtensa_arg_internal Iclass_xt_iclass_wsr_windowbase_stateArgs[] = {
  5100. { { STATE_PSEXCM }, 'i' },
  5101. { { STATE_PSRING }, 'i' },
  5102. { { STATE_WindowBase }, 'o' }
  5103. };
  5104. static xtensa_arg_internal Iclass_xt_iclass_xsr_windowbase_args[] = {
  5105. { { 6 /* art */ }, 'm' }
  5106. };
  5107. static xtensa_arg_internal Iclass_xt_iclass_xsr_windowbase_stateArgs[] = {
  5108. { { STATE_PSEXCM }, 'i' },
  5109. { { STATE_PSRING }, 'i' },
  5110. { { STATE_WindowBase }, 'm' }
  5111. };
  5112. static xtensa_arg_internal Iclass_xt_iclass_rsr_windowstart_args[] = {
  5113. { { 6 /* art */ }, 'o' }
  5114. };
  5115. static xtensa_arg_internal Iclass_xt_iclass_rsr_windowstart_stateArgs[] = {
  5116. { { STATE_PSEXCM }, 'i' },
  5117. { { STATE_PSRING }, 'i' },
  5118. { { STATE_WindowStart }, 'i' }
  5119. };
  5120. static xtensa_arg_internal Iclass_xt_iclass_wsr_windowstart_args[] = {
  5121. { { 6 /* art */ }, 'i' }
  5122. };
  5123. static xtensa_arg_internal Iclass_xt_iclass_wsr_windowstart_stateArgs[] = {
  5124. { { STATE_PSEXCM }, 'i' },
  5125. { { STATE_PSRING }, 'i' },
  5126. { { STATE_WindowStart }, 'o' }
  5127. };
  5128. static xtensa_arg_internal Iclass_xt_iclass_xsr_windowstart_args[] = {
  5129. { { 6 /* art */ }, 'm' }
  5130. };
  5131. static xtensa_arg_internal Iclass_xt_iclass_xsr_windowstart_stateArgs[] = {
  5132. { { STATE_PSEXCM }, 'i' },
  5133. { { STATE_PSRING }, 'i' },
  5134. { { STATE_WindowStart }, 'm' }
  5135. };
  5136. static xtensa_arg_internal Iclass_xt_iclass_add_n_args[] = {
  5137. { { 3 /* arr */ }, 'o' },
  5138. { { 4 /* ars */ }, 'i' },
  5139. { { 6 /* art */ }, 'i' }
  5140. };
  5141. static xtensa_arg_internal Iclass_xt_iclass_addi_n_args[] = {
  5142. { { 3 /* arr */ }, 'o' },
  5143. { { 4 /* ars */ }, 'i' },
  5144. { { 16 /* ai4const */ }, 'i' }
  5145. };
  5146. static xtensa_arg_internal Iclass_xt_iclass_bz6_args[] = {
  5147. { { 4 /* ars */ }, 'i' },
  5148. { { 15 /* uimm6 */ }, 'i' }
  5149. };
  5150. static xtensa_arg_internal Iclass_xt_iclass_loadi4_args[] = {
  5151. { { 6 /* art */ }, 'o' },
  5152. { { 4 /* ars */ }, 'i' },
  5153. { { 13 /* lsi4x4 */ }, 'i' }
  5154. };
  5155. static xtensa_arg_internal Iclass_xt_iclass_mov_n_args[] = {
  5156. { { 6 /* art */ }, 'o' },
  5157. { { 4 /* ars */ }, 'i' }
  5158. };
  5159. static xtensa_arg_internal Iclass_xt_iclass_movi_n_args[] = {
  5160. { { 4 /* ars */ }, 'o' },
  5161. { { 14 /* simm7 */ }, 'i' }
  5162. };
  5163. static xtensa_arg_internal Iclass_xt_iclass_retn_args[] = {
  5164. { { 5 /* *ars_invisible */ }, 'i' }
  5165. };
  5166. static xtensa_arg_internal Iclass_xt_iclass_storei4_args[] = {
  5167. { { 6 /* art */ }, 'i' },
  5168. { { 4 /* ars */ }, 'i' },
  5169. { { 13 /* lsi4x4 */ }, 'i' }
  5170. };
  5171. static xtensa_arg_internal Iclass_rur_threadptr_args[] = {
  5172. { { 3 /* arr */ }, 'o' }
  5173. };
  5174. static xtensa_arg_internal Iclass_rur_threadptr_stateArgs[] = {
  5175. { { STATE_THREADPTR }, 'i' }
  5176. };
  5177. static xtensa_arg_internal Iclass_wur_threadptr_args[] = {
  5178. { { 6 /* art */ }, 'i' }
  5179. };
  5180. static xtensa_arg_internal Iclass_wur_threadptr_stateArgs[] = {
  5181. { { STATE_THREADPTR }, 'o' }
  5182. };
  5183. static xtensa_arg_internal Iclass_xt_iclass_addi_args[] = {
  5184. { { 6 /* art */ }, 'o' },
  5185. { { 4 /* ars */ }, 'i' },
  5186. { { 23 /* simm8 */ }, 'i' }
  5187. };
  5188. static xtensa_arg_internal Iclass_xt_iclass_addmi_args[] = {
  5189. { { 6 /* art */ }, 'o' },
  5190. { { 4 /* ars */ }, 'i' },
  5191. { { 24 /* simm8x256 */ }, 'i' }
  5192. };
  5193. static xtensa_arg_internal Iclass_xt_iclass_addsub_args[] = {
  5194. { { 3 /* arr */ }, 'o' },
  5195. { { 4 /* ars */ }, 'i' },
  5196. { { 6 /* art */ }, 'i' }
  5197. };
  5198. static xtensa_arg_internal Iclass_xt_iclass_bit_args[] = {
  5199. { { 3 /* arr */ }, 'o' },
  5200. { { 4 /* ars */ }, 'i' },
  5201. { { 6 /* art */ }, 'i' }
  5202. };
  5203. static xtensa_arg_internal Iclass_xt_iclass_bsi8_args[] = {
  5204. { { 4 /* ars */ }, 'i' },
  5205. { { 17 /* b4const */ }, 'i' },
  5206. { { 28 /* label8 */ }, 'i' }
  5207. };
  5208. static xtensa_arg_internal Iclass_xt_iclass_bsi8b_args[] = {
  5209. { { 4 /* ars */ }, 'i' },
  5210. { { 67 /* bbi */ }, 'i' },
  5211. { { 28 /* label8 */ }, 'i' }
  5212. };
  5213. static xtensa_arg_internal Iclass_xt_iclass_bsi8u_args[] = {
  5214. { { 4 /* ars */ }, 'i' },
  5215. { { 18 /* b4constu */ }, 'i' },
  5216. { { 28 /* label8 */ }, 'i' }
  5217. };
  5218. static xtensa_arg_internal Iclass_xt_iclass_bst8_args[] = {
  5219. { { 4 /* ars */ }, 'i' },
  5220. { { 6 /* art */ }, 'i' },
  5221. { { 28 /* label8 */ }, 'i' }
  5222. };
  5223. static xtensa_arg_internal Iclass_xt_iclass_bsz12_args[] = {
  5224. { { 4 /* ars */ }, 'i' },
  5225. { { 30 /* label12 */ }, 'i' }
  5226. };
  5227. static xtensa_arg_internal Iclass_xt_iclass_call0_args[] = {
  5228. { { 0 /* soffsetx4 */ }, 'i' },
  5229. { { 7 /* ar0 */ }, 'o' }
  5230. };
  5231. static xtensa_arg_internal Iclass_xt_iclass_callx0_args[] = {
  5232. { { 4 /* ars */ }, 'i' },
  5233. { { 7 /* ar0 */ }, 'o' }
  5234. };
  5235. static xtensa_arg_internal Iclass_xt_iclass_exti_args[] = {
  5236. { { 3 /* arr */ }, 'o' },
  5237. { { 6 /* art */ }, 'i' },
  5238. { { 82 /* sae */ }, 'i' },
  5239. { { 27 /* op2p1 */ }, 'i' }
  5240. };
  5241. static xtensa_arg_internal Iclass_xt_iclass_jump_args[] = {
  5242. { { 31 /* soffset */ }, 'i' }
  5243. };
  5244. static xtensa_arg_internal Iclass_xt_iclass_jumpx_args[] = {
  5245. { { 4 /* ars */ }, 'i' }
  5246. };
  5247. static xtensa_arg_internal Iclass_xt_iclass_l16ui_args[] = {
  5248. { { 6 /* art */ }, 'o' },
  5249. { { 4 /* ars */ }, 'i' },
  5250. { { 20 /* uimm8x2 */ }, 'i' }
  5251. };
  5252. static xtensa_arg_internal Iclass_xt_iclass_l16si_args[] = {
  5253. { { 6 /* art */ }, 'o' },
  5254. { { 4 /* ars */ }, 'i' },
  5255. { { 20 /* uimm8x2 */ }, 'i' }
  5256. };
  5257. static xtensa_arg_internal Iclass_xt_iclass_l32i_args[] = {
  5258. { { 6 /* art */ }, 'o' },
  5259. { { 4 /* ars */ }, 'i' },
  5260. { { 21 /* uimm8x4 */ }, 'i' }
  5261. };
  5262. static xtensa_arg_internal Iclass_xt_iclass_l32r_args[] = {
  5263. { { 6 /* art */ }, 'o' },
  5264. { { 32 /* uimm16x4 */ }, 'i' }
  5265. };
  5266. static xtensa_arg_internal Iclass_xt_iclass_l32r_stateArgs[] = {
  5267. { { STATE_LITBADDR }, 'i' },
  5268. { { STATE_LITBEN }, 'i' }
  5269. };
  5270. static xtensa_arg_internal Iclass_xt_iclass_l8i_args[] = {
  5271. { { 6 /* art */ }, 'o' },
  5272. { { 4 /* ars */ }, 'i' },
  5273. { { 19 /* uimm8 */ }, 'i' }
  5274. };
  5275. static xtensa_arg_internal Iclass_xt_iclass_loop_args[] = {
  5276. { { 4 /* ars */ }, 'i' },
  5277. { { 29 /* ulabel8 */ }, 'i' }
  5278. };
  5279. static xtensa_arg_internal Iclass_xt_iclass_loop_stateArgs[] = {
  5280. { { STATE_LBEG }, 'o' },
  5281. { { STATE_LEND }, 'o' },
  5282. { { STATE_LCOUNT }, 'o' }
  5283. };
  5284. static xtensa_arg_internal Iclass_xt_iclass_loopz_args[] = {
  5285. { { 4 /* ars */ }, 'i' },
  5286. { { 29 /* ulabel8 */ }, 'i' }
  5287. };
  5288. static xtensa_arg_internal Iclass_xt_iclass_loopz_stateArgs[] = {
  5289. { { STATE_LBEG }, 'o' },
  5290. { { STATE_LEND }, 'o' },
  5291. { { STATE_LCOUNT }, 'o' }
  5292. };
  5293. static xtensa_arg_internal Iclass_xt_iclass_movi_args[] = {
  5294. { { 6 /* art */ }, 'o' },
  5295. { { 25 /* simm12b */ }, 'i' }
  5296. };
  5297. static xtensa_arg_internal Iclass_xt_iclass_movz_args[] = {
  5298. { { 3 /* arr */ }, 'm' },
  5299. { { 4 /* ars */ }, 'i' },
  5300. { { 6 /* art */ }, 'i' }
  5301. };
  5302. static xtensa_arg_internal Iclass_xt_iclass_neg_args[] = {
  5303. { { 3 /* arr */ }, 'o' },
  5304. { { 6 /* art */ }, 'i' }
  5305. };
  5306. static xtensa_arg_internal Iclass_xt_iclass_return_args[] = {
  5307. { { 5 /* *ars_invisible */ }, 'i' }
  5308. };
  5309. static xtensa_arg_internal Iclass_xt_iclass_s16i_args[] = {
  5310. { { 6 /* art */ }, 'i' },
  5311. { { 4 /* ars */ }, 'i' },
  5312. { { 20 /* uimm8x2 */ }, 'i' }
  5313. };
  5314. static xtensa_arg_internal Iclass_xt_iclass_s32i_args[] = {
  5315. { { 6 /* art */ }, 'i' },
  5316. { { 4 /* ars */ }, 'i' },
  5317. { { 21 /* uimm8x4 */ }, 'i' }
  5318. };
  5319. static xtensa_arg_internal Iclass_xt_iclass_s8i_args[] = {
  5320. { { 6 /* art */ }, 'i' },
  5321. { { 4 /* ars */ }, 'i' },
  5322. { { 19 /* uimm8 */ }, 'i' }
  5323. };
  5324. static xtensa_arg_internal Iclass_xt_iclass_sar_args[] = {
  5325. { { 4 /* ars */ }, 'i' }
  5326. };
  5327. static xtensa_arg_internal Iclass_xt_iclass_sar_stateArgs[] = {
  5328. { { STATE_SAR }, 'o' }
  5329. };
  5330. static xtensa_arg_internal Iclass_xt_iclass_sari_args[] = {
  5331. { { 86 /* sas */ }, 'i' }
  5332. };
  5333. static xtensa_arg_internal Iclass_xt_iclass_sari_stateArgs[] = {
  5334. { { STATE_SAR }, 'o' }
  5335. };
  5336. static xtensa_arg_internal Iclass_xt_iclass_shifts_args[] = {
  5337. { { 3 /* arr */ }, 'o' },
  5338. { { 4 /* ars */ }, 'i' }
  5339. };
  5340. static xtensa_arg_internal Iclass_xt_iclass_shifts_stateArgs[] = {
  5341. { { STATE_SAR }, 'i' }
  5342. };
  5343. static xtensa_arg_internal Iclass_xt_iclass_shiftst_args[] = {
  5344. { { 3 /* arr */ }, 'o' },
  5345. { { 4 /* ars */ }, 'i' },
  5346. { { 6 /* art */ }, 'i' }
  5347. };
  5348. static xtensa_arg_internal Iclass_xt_iclass_shiftst_stateArgs[] = {
  5349. { { STATE_SAR }, 'i' }
  5350. };
  5351. static xtensa_arg_internal Iclass_xt_iclass_shiftt_args[] = {
  5352. { { 3 /* arr */ }, 'o' },
  5353. { { 6 /* art */ }, 'i' }
  5354. };
  5355. static xtensa_arg_internal Iclass_xt_iclass_shiftt_stateArgs[] = {
  5356. { { STATE_SAR }, 'i' }
  5357. };
  5358. static xtensa_arg_internal Iclass_xt_iclass_slli_args[] = {
  5359. { { 3 /* arr */ }, 'o' },
  5360. { { 4 /* ars */ }, 'i' },
  5361. { { 26 /* msalp32 */ }, 'i' }
  5362. };
  5363. static xtensa_arg_internal Iclass_xt_iclass_srai_args[] = {
  5364. { { 3 /* arr */ }, 'o' },
  5365. { { 6 /* art */ }, 'i' },
  5366. { { 84 /* sargt */ }, 'i' }
  5367. };
  5368. static xtensa_arg_internal Iclass_xt_iclass_srli_args[] = {
  5369. { { 3 /* arr */ }, 'o' },
  5370. { { 6 /* art */ }, 'i' },
  5371. { { 70 /* s */ }, 'i' }
  5372. };
  5373. static xtensa_arg_internal Iclass_xt_iclass_sync_stateArgs[] = {
  5374. { { STATE_XTSYNC }, 'i' }
  5375. };
  5376. static xtensa_arg_internal Iclass_xt_iclass_rsil_args[] = {
  5377. { { 6 /* art */ }, 'o' },
  5378. { { 70 /* s */ }, 'i' }
  5379. };
  5380. static xtensa_arg_internal Iclass_xt_iclass_rsil_stateArgs[] = {
  5381. { { STATE_PSWOE }, 'i' },
  5382. { { STATE_PSCALLINC }, 'i' },
  5383. { { STATE_PSOWB }, 'i' },
  5384. { { STATE_PSRING }, 'i' },
  5385. { { STATE_PSUM }, 'i' },
  5386. { { STATE_PSEXCM }, 'i' },
  5387. { { STATE_PSINTLEVEL }, 'm' }
  5388. };
  5389. static xtensa_arg_internal Iclass_xt_iclass_rsr_lend_args[] = {
  5390. { { 6 /* art */ }, 'o' }
  5391. };
  5392. static xtensa_arg_internal Iclass_xt_iclass_rsr_lend_stateArgs[] = {
  5393. { { STATE_LEND }, 'i' }
  5394. };
  5395. static xtensa_arg_internal Iclass_xt_iclass_wsr_lend_args[] = {
  5396. { { 6 /* art */ }, 'i' }
  5397. };
  5398. static xtensa_arg_internal Iclass_xt_iclass_wsr_lend_stateArgs[] = {
  5399. { { STATE_LEND }, 'o' }
  5400. };
  5401. static xtensa_arg_internal Iclass_xt_iclass_xsr_lend_args[] = {
  5402. { { 6 /* art */ }, 'm' }
  5403. };
  5404. static xtensa_arg_internal Iclass_xt_iclass_xsr_lend_stateArgs[] = {
  5405. { { STATE_LEND }, 'm' }
  5406. };
  5407. static xtensa_arg_internal Iclass_xt_iclass_rsr_lcount_args[] = {
  5408. { { 6 /* art */ }, 'o' }
  5409. };
  5410. static xtensa_arg_internal Iclass_xt_iclass_rsr_lcount_stateArgs[] = {
  5411. { { STATE_LCOUNT }, 'i' }
  5412. };
  5413. static xtensa_arg_internal Iclass_xt_iclass_wsr_lcount_args[] = {
  5414. { { 6 /* art */ }, 'i' }
  5415. };
  5416. static xtensa_arg_internal Iclass_xt_iclass_wsr_lcount_stateArgs[] = {
  5417. { { STATE_XTSYNC }, 'o' },
  5418. { { STATE_LCOUNT }, 'o' }
  5419. };
  5420. static xtensa_arg_internal Iclass_xt_iclass_xsr_lcount_args[] = {
  5421. { { 6 /* art */ }, 'm' }
  5422. };
  5423. static xtensa_arg_internal Iclass_xt_iclass_xsr_lcount_stateArgs[] = {
  5424. { { STATE_XTSYNC }, 'o' },
  5425. { { STATE_LCOUNT }, 'm' }
  5426. };
  5427. static xtensa_arg_internal Iclass_xt_iclass_rsr_lbeg_args[] = {
  5428. { { 6 /* art */ }, 'o' }
  5429. };
  5430. static xtensa_arg_internal Iclass_xt_iclass_rsr_lbeg_stateArgs[] = {
  5431. { { STATE_LBEG }, 'i' }
  5432. };
  5433. static xtensa_arg_internal Iclass_xt_iclass_wsr_lbeg_args[] = {
  5434. { { 6 /* art */ }, 'i' }
  5435. };
  5436. static xtensa_arg_internal Iclass_xt_iclass_wsr_lbeg_stateArgs[] = {
  5437. { { STATE_LBEG }, 'o' }
  5438. };
  5439. static xtensa_arg_internal Iclass_xt_iclass_xsr_lbeg_args[] = {
  5440. { { 6 /* art */ }, 'm' }
  5441. };
  5442. static xtensa_arg_internal Iclass_xt_iclass_xsr_lbeg_stateArgs[] = {
  5443. { { STATE_LBEG }, 'm' }
  5444. };
  5445. static xtensa_arg_internal Iclass_xt_iclass_rsr_sar_args[] = {
  5446. { { 6 /* art */ }, 'o' }
  5447. };
  5448. static xtensa_arg_internal Iclass_xt_iclass_rsr_sar_stateArgs[] = {
  5449. { { STATE_SAR }, 'i' }
  5450. };
  5451. static xtensa_arg_internal Iclass_xt_iclass_wsr_sar_args[] = {
  5452. { { 6 /* art */ }, 'i' }
  5453. };
  5454. static xtensa_arg_internal Iclass_xt_iclass_wsr_sar_stateArgs[] = {
  5455. { { STATE_SAR }, 'o' },
  5456. { { STATE_XTSYNC }, 'o' }
  5457. };
  5458. static xtensa_arg_internal Iclass_xt_iclass_xsr_sar_args[] = {
  5459. { { 6 /* art */ }, 'm' }
  5460. };
  5461. static xtensa_arg_internal Iclass_xt_iclass_xsr_sar_stateArgs[] = {
  5462. { { STATE_SAR }, 'm' }
  5463. };
  5464. static xtensa_arg_internal Iclass_xt_iclass_rsr_litbase_args[] = {
  5465. { { 6 /* art */ }, 'o' }
  5466. };
  5467. static xtensa_arg_internal Iclass_xt_iclass_rsr_litbase_stateArgs[] = {
  5468. { { STATE_LITBADDR }, 'i' },
  5469. { { STATE_LITBEN }, 'i' }
  5470. };
  5471. static xtensa_arg_internal Iclass_xt_iclass_wsr_litbase_args[] = {
  5472. { { 6 /* art */ }, 'i' }
  5473. };
  5474. static xtensa_arg_internal Iclass_xt_iclass_wsr_litbase_stateArgs[] = {
  5475. { { STATE_LITBADDR }, 'o' },
  5476. { { STATE_LITBEN }, 'o' }
  5477. };
  5478. static xtensa_arg_internal Iclass_xt_iclass_xsr_litbase_args[] = {
  5479. { { 6 /* art */ }, 'm' }
  5480. };
  5481. static xtensa_arg_internal Iclass_xt_iclass_xsr_litbase_stateArgs[] = {
  5482. { { STATE_LITBADDR }, 'm' },
  5483. { { STATE_LITBEN }, 'm' }
  5484. };
  5485. static xtensa_arg_internal Iclass_xt_iclass_rsr_176_args[] = {
  5486. { { 6 /* art */ }, 'o' }
  5487. };
  5488. static xtensa_arg_internal Iclass_xt_iclass_rsr_176_stateArgs[] = {
  5489. { { STATE_PSEXCM }, 'i' },
  5490. { { STATE_PSRING }, 'i' }
  5491. };
  5492. static xtensa_arg_internal Iclass_xt_iclass_rsr_208_args[] = {
  5493. { { 6 /* art */ }, 'o' }
  5494. };
  5495. static xtensa_arg_internal Iclass_xt_iclass_rsr_208_stateArgs[] = {
  5496. { { STATE_PSEXCM }, 'i' },
  5497. { { STATE_PSRING }, 'i' }
  5498. };
  5499. static xtensa_arg_internal Iclass_xt_iclass_rsr_ps_args[] = {
  5500. { { 6 /* art */ }, 'o' }
  5501. };
  5502. static xtensa_arg_internal Iclass_xt_iclass_rsr_ps_stateArgs[] = {
  5503. { { STATE_PSWOE }, 'i' },
  5504. { { STATE_PSCALLINC }, 'i' },
  5505. { { STATE_PSOWB }, 'i' },
  5506. { { STATE_PSRING }, 'i' },
  5507. { { STATE_PSUM }, 'i' },
  5508. { { STATE_PSEXCM }, 'i' },
  5509. { { STATE_PSINTLEVEL }, 'i' }
  5510. };
  5511. static xtensa_arg_internal Iclass_xt_iclass_wsr_ps_args[] = {
  5512. { { 6 /* art */ }, 'i' }
  5513. };
  5514. static xtensa_arg_internal Iclass_xt_iclass_wsr_ps_stateArgs[] = {
  5515. { { STATE_PSWOE }, 'o' },
  5516. { { STATE_PSCALLINC }, 'o' },
  5517. { { STATE_PSOWB }, 'o' },
  5518. { { STATE_PSRING }, 'm' },
  5519. { { STATE_PSUM }, 'o' },
  5520. { { STATE_PSEXCM }, 'm' },
  5521. { { STATE_PSINTLEVEL }, 'o' }
  5522. };
  5523. static xtensa_arg_internal Iclass_xt_iclass_xsr_ps_args[] = {
  5524. { { 6 /* art */ }, 'm' }
  5525. };
  5526. static xtensa_arg_internal Iclass_xt_iclass_xsr_ps_stateArgs[] = {
  5527. { { STATE_PSWOE }, 'm' },
  5528. { { STATE_PSCALLINC }, 'm' },
  5529. { { STATE_PSOWB }, 'm' },
  5530. { { STATE_PSRING }, 'm' },
  5531. { { STATE_PSUM }, 'm' },
  5532. { { STATE_PSEXCM }, 'm' },
  5533. { { STATE_PSINTLEVEL }, 'm' }
  5534. };
  5535. static xtensa_arg_internal Iclass_xt_iclass_rsr_epc1_args[] = {
  5536. { { 6 /* art */ }, 'o' }
  5537. };
  5538. static xtensa_arg_internal Iclass_xt_iclass_rsr_epc1_stateArgs[] = {
  5539. { { STATE_PSEXCM }, 'i' },
  5540. { { STATE_PSRING }, 'i' },
  5541. { { STATE_EPC1 }, 'i' }
  5542. };
  5543. static xtensa_arg_internal Iclass_xt_iclass_wsr_epc1_args[] = {
  5544. { { 6 /* art */ }, 'i' }
  5545. };
  5546. static xtensa_arg_internal Iclass_xt_iclass_wsr_epc1_stateArgs[] = {
  5547. { { STATE_PSEXCM }, 'i' },
  5548. { { STATE_PSRING }, 'i' },
  5549. { { STATE_EPC1 }, 'o' }
  5550. };
  5551. static xtensa_arg_internal Iclass_xt_iclass_xsr_epc1_args[] = {
  5552. { { 6 /* art */ }, 'm' }
  5553. };
  5554. static xtensa_arg_internal Iclass_xt_iclass_xsr_epc1_stateArgs[] = {
  5555. { { STATE_PSEXCM }, 'i' },
  5556. { { STATE_PSRING }, 'i' },
  5557. { { STATE_EPC1 }, 'm' }
  5558. };
  5559. static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave1_args[] = {
  5560. { { 6 /* art */ }, 'o' }
  5561. };
  5562. static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave1_stateArgs[] = {
  5563. { { STATE_PSEXCM }, 'i' },
  5564. { { STATE_PSRING }, 'i' },
  5565. { { STATE_EXCSAVE1 }, 'i' }
  5566. };
  5567. static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave1_args[] = {
  5568. { { 6 /* art */ }, 'i' }
  5569. };
  5570. static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave1_stateArgs[] = {
  5571. { { STATE_PSEXCM }, 'i' },
  5572. { { STATE_PSRING }, 'i' },
  5573. { { STATE_EXCSAVE1 }, 'o' }
  5574. };
  5575. static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave1_args[] = {
  5576. { { 6 /* art */ }, 'm' }
  5577. };
  5578. static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave1_stateArgs[] = {
  5579. { { STATE_PSEXCM }, 'i' },
  5580. { { STATE_PSRING }, 'i' },
  5581. { { STATE_EXCSAVE1 }, 'm' }
  5582. };
  5583. static xtensa_arg_internal Iclass_xt_iclass_rsr_epc2_args[] = {
  5584. { { 6 /* art */ }, 'o' }
  5585. };
  5586. static xtensa_arg_internal Iclass_xt_iclass_rsr_epc2_stateArgs[] = {
  5587. { { STATE_PSEXCM }, 'i' },
  5588. { { STATE_PSRING }, 'i' },
  5589. { { STATE_EPC2 }, 'i' }
  5590. };
  5591. static xtensa_arg_internal Iclass_xt_iclass_wsr_epc2_args[] = {
  5592. { { 6 /* art */ }, 'i' }
  5593. };
  5594. static xtensa_arg_internal Iclass_xt_iclass_wsr_epc2_stateArgs[] = {
  5595. { { STATE_PSEXCM }, 'i' },
  5596. { { STATE_PSRING }, 'i' },
  5597. { { STATE_EPC2 }, 'o' }
  5598. };
  5599. static xtensa_arg_internal Iclass_xt_iclass_xsr_epc2_args[] = {
  5600. { { 6 /* art */ }, 'm' }
  5601. };
  5602. static xtensa_arg_internal Iclass_xt_iclass_xsr_epc2_stateArgs[] = {
  5603. { { STATE_PSEXCM }, 'i' },
  5604. { { STATE_PSRING }, 'i' },
  5605. { { STATE_EPC2 }, 'm' }
  5606. };
  5607. static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave2_args[] = {
  5608. { { 6 /* art */ }, 'o' }
  5609. };
  5610. static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave2_stateArgs[] = {
  5611. { { STATE_PSEXCM }, 'i' },
  5612. { { STATE_PSRING }, 'i' },
  5613. { { STATE_EXCSAVE2 }, 'i' }
  5614. };
  5615. static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave2_args[] = {
  5616. { { 6 /* art */ }, 'i' }
  5617. };
  5618. static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave2_stateArgs[] = {
  5619. { { STATE_PSEXCM }, 'i' },
  5620. { { STATE_PSRING }, 'i' },
  5621. { { STATE_EXCSAVE2 }, 'o' }
  5622. };
  5623. static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave2_args[] = {
  5624. { { 6 /* art */ }, 'm' }
  5625. };
  5626. static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave2_stateArgs[] = {
  5627. { { STATE_PSEXCM }, 'i' },
  5628. { { STATE_PSRING }, 'i' },
  5629. { { STATE_EXCSAVE2 }, 'm' }
  5630. };
  5631. static xtensa_arg_internal Iclass_xt_iclass_rsr_epc3_args[] = {
  5632. { { 6 /* art */ }, 'o' }
  5633. };
  5634. static xtensa_arg_internal Iclass_xt_iclass_rsr_epc3_stateArgs[] = {
  5635. { { STATE_PSEXCM }, 'i' },
  5636. { { STATE_PSRING }, 'i' },
  5637. { { STATE_EPC3 }, 'i' }
  5638. };
  5639. static xtensa_arg_internal Iclass_xt_iclass_wsr_epc3_args[] = {
  5640. { { 6 /* art */ }, 'i' }
  5641. };
  5642. static xtensa_arg_internal Iclass_xt_iclass_wsr_epc3_stateArgs[] = {
  5643. { { STATE_PSEXCM }, 'i' },
  5644. { { STATE_PSRING }, 'i' },
  5645. { { STATE_EPC3 }, 'o' }
  5646. };
  5647. static xtensa_arg_internal Iclass_xt_iclass_xsr_epc3_args[] = {
  5648. { { 6 /* art */ }, 'm' }
  5649. };
  5650. static xtensa_arg_internal Iclass_xt_iclass_xsr_epc3_stateArgs[] = {
  5651. { { STATE_PSEXCM }, 'i' },
  5652. { { STATE_PSRING }, 'i' },
  5653. { { STATE_EPC3 }, 'm' }
  5654. };
  5655. static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave3_args[] = {
  5656. { { 6 /* art */ }, 'o' }
  5657. };
  5658. static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave3_stateArgs[] = {
  5659. { { STATE_PSEXCM }, 'i' },
  5660. { { STATE_PSRING }, 'i' },
  5661. { { STATE_EXCSAVE3 }, 'i' }
  5662. };
  5663. static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave3_args[] = {
  5664. { { 6 /* art */ }, 'i' }
  5665. };
  5666. static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave3_stateArgs[] = {
  5667. { { STATE_PSEXCM }, 'i' },
  5668. { { STATE_PSRING }, 'i' },
  5669. { { STATE_EXCSAVE3 }, 'o' }
  5670. };
  5671. static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave3_args[] = {
  5672. { { 6 /* art */ }, 'm' }
  5673. };
  5674. static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave3_stateArgs[] = {
  5675. { { STATE_PSEXCM }, 'i' },
  5676. { { STATE_PSRING }, 'i' },
  5677. { { STATE_EXCSAVE3 }, 'm' }
  5678. };
  5679. static xtensa_arg_internal Iclass_xt_iclass_rsr_epc4_args[] = {
  5680. { { 6 /* art */ }, 'o' }
  5681. };
  5682. static xtensa_arg_internal Iclass_xt_iclass_rsr_epc4_stateArgs[] = {
  5683. { { STATE_PSEXCM }, 'i' },
  5684. { { STATE_PSRING }, 'i' },
  5685. { { STATE_EPC4 }, 'i' }
  5686. };
  5687. static xtensa_arg_internal Iclass_xt_iclass_wsr_epc4_args[] = {
  5688. { { 6 /* art */ }, 'i' }
  5689. };
  5690. static xtensa_arg_internal Iclass_xt_iclass_wsr_epc4_stateArgs[] = {
  5691. { { STATE_PSEXCM }, 'i' },
  5692. { { STATE_PSRING }, 'i' },
  5693. { { STATE_EPC4 }, 'o' }
  5694. };
  5695. static xtensa_arg_internal Iclass_xt_iclass_xsr_epc4_args[] = {
  5696. { { 6 /* art */ }, 'm' }
  5697. };
  5698. static xtensa_arg_internal Iclass_xt_iclass_xsr_epc4_stateArgs[] = {
  5699. { { STATE_PSEXCM }, 'i' },
  5700. { { STATE_PSRING }, 'i' },
  5701. { { STATE_EPC4 }, 'm' }
  5702. };
  5703. static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave4_args[] = {
  5704. { { 6 /* art */ }, 'o' }
  5705. };
  5706. static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave4_stateArgs[] = {
  5707. { { STATE_PSEXCM }, 'i' },
  5708. { { STATE_PSRING }, 'i' },
  5709. { { STATE_EXCSAVE4 }, 'i' }
  5710. };
  5711. static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave4_args[] = {
  5712. { { 6 /* art */ }, 'i' }
  5713. };
  5714. static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave4_stateArgs[] = {
  5715. { { STATE_PSEXCM }, 'i' },
  5716. { { STATE_PSRING }, 'i' },
  5717. { { STATE_EXCSAVE4 }, 'o' }
  5718. };
  5719. static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave4_args[] = {
  5720. { { 6 /* art */ }, 'm' }
  5721. };
  5722. static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave4_stateArgs[] = {
  5723. { { STATE_PSEXCM }, 'i' },
  5724. { { STATE_PSRING }, 'i' },
  5725. { { STATE_EXCSAVE4 }, 'm' }
  5726. };
  5727. static xtensa_arg_internal Iclass_xt_iclass_rsr_epc5_args[] = {
  5728. { { 6 /* art */ }, 'o' }
  5729. };
  5730. static xtensa_arg_internal Iclass_xt_iclass_rsr_epc5_stateArgs[] = {
  5731. { { STATE_PSEXCM }, 'i' },
  5732. { { STATE_PSRING }, 'i' },
  5733. { { STATE_EPC5 }, 'i' }
  5734. };
  5735. static xtensa_arg_internal Iclass_xt_iclass_wsr_epc5_args[] = {
  5736. { { 6 /* art */ }, 'i' }
  5737. };
  5738. static xtensa_arg_internal Iclass_xt_iclass_wsr_epc5_stateArgs[] = {
  5739. { { STATE_PSEXCM }, 'i' },
  5740. { { STATE_PSRING }, 'i' },
  5741. { { STATE_EPC5 }, 'o' }
  5742. };
  5743. static xtensa_arg_internal Iclass_xt_iclass_xsr_epc5_args[] = {
  5744. { { 6 /* art */ }, 'm' }
  5745. };
  5746. static xtensa_arg_internal Iclass_xt_iclass_xsr_epc5_stateArgs[] = {
  5747. { { STATE_PSEXCM }, 'i' },
  5748. { { STATE_PSRING }, 'i' },
  5749. { { STATE_EPC5 }, 'm' }
  5750. };
  5751. static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave5_args[] = {
  5752. { { 6 /* art */ }, 'o' }
  5753. };
  5754. static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave5_stateArgs[] = {
  5755. { { STATE_PSEXCM }, 'i' },
  5756. { { STATE_PSRING }, 'i' },
  5757. { { STATE_EXCSAVE5 }, 'i' }
  5758. };
  5759. static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave5_args[] = {
  5760. { { 6 /* art */ }, 'i' }
  5761. };
  5762. static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave5_stateArgs[] = {
  5763. { { STATE_PSEXCM }, 'i' },
  5764. { { STATE_PSRING }, 'i' },
  5765. { { STATE_EXCSAVE5 }, 'o' }
  5766. };
  5767. static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave5_args[] = {
  5768. { { 6 /* art */ }, 'm' }
  5769. };
  5770. static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave5_stateArgs[] = {
  5771. { { STATE_PSEXCM }, 'i' },
  5772. { { STATE_PSRING }, 'i' },
  5773. { { STATE_EXCSAVE5 }, 'm' }
  5774. };
  5775. static xtensa_arg_internal Iclass_xt_iclass_rsr_epc6_args[] = {
  5776. { { 6 /* art */ }, 'o' }
  5777. };
  5778. static xtensa_arg_internal Iclass_xt_iclass_rsr_epc6_stateArgs[] = {
  5779. { { STATE_PSEXCM }, 'i' },
  5780. { { STATE_PSRING }, 'i' },
  5781. { { STATE_EPC6 }, 'i' }
  5782. };
  5783. static xtensa_arg_internal Iclass_xt_iclass_wsr_epc6_args[] = {
  5784. { { 6 /* art */ }, 'i' }
  5785. };
  5786. static xtensa_arg_internal Iclass_xt_iclass_wsr_epc6_stateArgs[] = {
  5787. { { STATE_PSEXCM }, 'i' },
  5788. { { STATE_PSRING }, 'i' },
  5789. { { STATE_EPC6 }, 'o' }
  5790. };
  5791. static xtensa_arg_internal Iclass_xt_iclass_xsr_epc6_args[] = {
  5792. { { 6 /* art */ }, 'm' }
  5793. };
  5794. static xtensa_arg_internal Iclass_xt_iclass_xsr_epc6_stateArgs[] = {
  5795. { { STATE_PSEXCM }, 'i' },
  5796. { { STATE_PSRING }, 'i' },
  5797. { { STATE_EPC6 }, 'm' }
  5798. };
  5799. static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave6_args[] = {
  5800. { { 6 /* art */ }, 'o' }
  5801. };
  5802. static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave6_stateArgs[] = {
  5803. { { STATE_PSEXCM }, 'i' },
  5804. { { STATE_PSRING }, 'i' },
  5805. { { STATE_EXCSAVE6 }, 'i' }
  5806. };
  5807. static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave6_args[] = {
  5808. { { 6 /* art */ }, 'i' }
  5809. };
  5810. static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave6_stateArgs[] = {
  5811. { { STATE_PSEXCM }, 'i' },
  5812. { { STATE_PSRING }, 'i' },
  5813. { { STATE_EXCSAVE6 }, 'o' }
  5814. };
  5815. static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave6_args[] = {
  5816. { { 6 /* art */ }, 'm' }
  5817. };
  5818. static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave6_stateArgs[] = {
  5819. { { STATE_PSEXCM }, 'i' },
  5820. { { STATE_PSRING }, 'i' },
  5821. { { STATE_EXCSAVE6 }, 'm' }
  5822. };
  5823. static xtensa_arg_internal Iclass_xt_iclass_rsr_epc7_args[] = {
  5824. { { 6 /* art */ }, 'o' }
  5825. };
  5826. static xtensa_arg_internal Iclass_xt_iclass_rsr_epc7_stateArgs[] = {
  5827. { { STATE_PSEXCM }, 'i' },
  5828. { { STATE_PSRING }, 'i' },
  5829. { { STATE_EPC7 }, 'i' }
  5830. };
  5831. static xtensa_arg_internal Iclass_xt_iclass_wsr_epc7_args[] = {
  5832. { { 6 /* art */ }, 'i' }
  5833. };
  5834. static xtensa_arg_internal Iclass_xt_iclass_wsr_epc7_stateArgs[] = {
  5835. { { STATE_PSEXCM }, 'i' },
  5836. { { STATE_PSRING }, 'i' },
  5837. { { STATE_EPC7 }, 'o' }
  5838. };
  5839. static xtensa_arg_internal Iclass_xt_iclass_xsr_epc7_args[] = {
  5840. { { 6 /* art */ }, 'm' }
  5841. };
  5842. static xtensa_arg_internal Iclass_xt_iclass_xsr_epc7_stateArgs[] = {
  5843. { { STATE_PSEXCM }, 'i' },
  5844. { { STATE_PSRING }, 'i' },
  5845. { { STATE_EPC7 }, 'm' }
  5846. };
  5847. static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave7_args[] = {
  5848. { { 6 /* art */ }, 'o' }
  5849. };
  5850. static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave7_stateArgs[] = {
  5851. { { STATE_PSEXCM }, 'i' },
  5852. { { STATE_PSRING }, 'i' },
  5853. { { STATE_EXCSAVE7 }, 'i' }
  5854. };
  5855. static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave7_args[] = {
  5856. { { 6 /* art */ }, 'i' }
  5857. };
  5858. static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave7_stateArgs[] = {
  5859. { { STATE_PSEXCM }, 'i' },
  5860. { { STATE_PSRING }, 'i' },
  5861. { { STATE_EXCSAVE7 }, 'o' }
  5862. };
  5863. static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave7_args[] = {
  5864. { { 6 /* art */ }, 'm' }
  5865. };
  5866. static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave7_stateArgs[] = {
  5867. { { STATE_PSEXCM }, 'i' },
  5868. { { STATE_PSRING }, 'i' },
  5869. { { STATE_EXCSAVE7 }, 'm' }
  5870. };
  5871. static xtensa_arg_internal Iclass_xt_iclass_rsr_eps2_args[] = {
  5872. { { 6 /* art */ }, 'o' }
  5873. };
  5874. static xtensa_arg_internal Iclass_xt_iclass_rsr_eps2_stateArgs[] = {
  5875. { { STATE_PSEXCM }, 'i' },
  5876. { { STATE_PSRING }, 'i' },
  5877. { { STATE_EPS2 }, 'i' }
  5878. };
  5879. static xtensa_arg_internal Iclass_xt_iclass_wsr_eps2_args[] = {
  5880. { { 6 /* art */ }, 'i' }
  5881. };
  5882. static xtensa_arg_internal Iclass_xt_iclass_wsr_eps2_stateArgs[] = {
  5883. { { STATE_PSEXCM }, 'i' },
  5884. { { STATE_PSRING }, 'i' },
  5885. { { STATE_EPS2 }, 'o' }
  5886. };
  5887. static xtensa_arg_internal Iclass_xt_iclass_xsr_eps2_args[] = {
  5888. { { 6 /* art */ }, 'm' }
  5889. };
  5890. static xtensa_arg_internal Iclass_xt_iclass_xsr_eps2_stateArgs[] = {
  5891. { { STATE_PSEXCM }, 'i' },
  5892. { { STATE_PSRING }, 'i' },
  5893. { { STATE_EPS2 }, 'm' }
  5894. };
  5895. static xtensa_arg_internal Iclass_xt_iclass_rsr_eps3_args[] = {
  5896. { { 6 /* art */ }, 'o' }
  5897. };
  5898. static xtensa_arg_internal Iclass_xt_iclass_rsr_eps3_stateArgs[] = {
  5899. { { STATE_PSEXCM }, 'i' },
  5900. { { STATE_PSRING }, 'i' },
  5901. { { STATE_EPS3 }, 'i' }
  5902. };
  5903. static xtensa_arg_internal Iclass_xt_iclass_wsr_eps3_args[] = {
  5904. { { 6 /* art */ }, 'i' }
  5905. };
  5906. static xtensa_arg_internal Iclass_xt_iclass_wsr_eps3_stateArgs[] = {
  5907. { { STATE_PSEXCM }, 'i' },
  5908. { { STATE_PSRING }, 'i' },
  5909. { { STATE_EPS3 }, 'o' }
  5910. };
  5911. static xtensa_arg_internal Iclass_xt_iclass_xsr_eps3_args[] = {
  5912. { { 6 /* art */ }, 'm' }
  5913. };
  5914. static xtensa_arg_internal Iclass_xt_iclass_xsr_eps3_stateArgs[] = {
  5915. { { STATE_PSEXCM }, 'i' },
  5916. { { STATE_PSRING }, 'i' },
  5917. { { STATE_EPS3 }, 'm' }
  5918. };
  5919. static xtensa_arg_internal Iclass_xt_iclass_rsr_eps4_args[] = {
  5920. { { 6 /* art */ }, 'o' }
  5921. };
  5922. static xtensa_arg_internal Iclass_xt_iclass_rsr_eps4_stateArgs[] = {
  5923. { { STATE_PSEXCM }, 'i' },
  5924. { { STATE_PSRING }, 'i' },
  5925. { { STATE_EPS4 }, 'i' }
  5926. };
  5927. static xtensa_arg_internal Iclass_xt_iclass_wsr_eps4_args[] = {
  5928. { { 6 /* art */ }, 'i' }
  5929. };
  5930. static xtensa_arg_internal Iclass_xt_iclass_wsr_eps4_stateArgs[] = {
  5931. { { STATE_PSEXCM }, 'i' },
  5932. { { STATE_PSRING }, 'i' },
  5933. { { STATE_EPS4 }, 'o' }
  5934. };
  5935. static xtensa_arg_internal Iclass_xt_iclass_xsr_eps4_args[] = {
  5936. { { 6 /* art */ }, 'm' }
  5937. };
  5938. static xtensa_arg_internal Iclass_xt_iclass_xsr_eps4_stateArgs[] = {
  5939. { { STATE_PSEXCM }, 'i' },
  5940. { { STATE_PSRING }, 'i' },
  5941. { { STATE_EPS4 }, 'm' }
  5942. };
  5943. static xtensa_arg_internal Iclass_xt_iclass_rsr_eps5_args[] = {
  5944. { { 6 /* art */ }, 'o' }
  5945. };
  5946. static xtensa_arg_internal Iclass_xt_iclass_rsr_eps5_stateArgs[] = {
  5947. { { STATE_PSEXCM }, 'i' },
  5948. { { STATE_PSRING }, 'i' },
  5949. { { STATE_EPS5 }, 'i' }
  5950. };
  5951. static xtensa_arg_internal Iclass_xt_iclass_wsr_eps5_args[] = {
  5952. { { 6 /* art */ }, 'i' }
  5953. };
  5954. static xtensa_arg_internal Iclass_xt_iclass_wsr_eps5_stateArgs[] = {
  5955. { { STATE_PSEXCM }, 'i' },
  5956. { { STATE_PSRING }, 'i' },
  5957. { { STATE_EPS5 }, 'o' }
  5958. };
  5959. static xtensa_arg_internal Iclass_xt_iclass_xsr_eps5_args[] = {
  5960. { { 6 /* art */ }, 'm' }
  5961. };
  5962. static xtensa_arg_internal Iclass_xt_iclass_xsr_eps5_stateArgs[] = {
  5963. { { STATE_PSEXCM }, 'i' },
  5964. { { STATE_PSRING }, 'i' },
  5965. { { STATE_EPS5 }, 'm' }
  5966. };
  5967. static xtensa_arg_internal Iclass_xt_iclass_rsr_eps6_args[] = {
  5968. { { 6 /* art */ }, 'o' }
  5969. };
  5970. static xtensa_arg_internal Iclass_xt_iclass_rsr_eps6_stateArgs[] = {
  5971. { { STATE_PSEXCM }, 'i' },
  5972. { { STATE_PSRING }, 'i' },
  5973. { { STATE_EPS6 }, 'i' }
  5974. };
  5975. static xtensa_arg_internal Iclass_xt_iclass_wsr_eps6_args[] = {
  5976. { { 6 /* art */ }, 'i' }
  5977. };
  5978. static xtensa_arg_internal Iclass_xt_iclass_wsr_eps6_stateArgs[] = {
  5979. { { STATE_PSEXCM }, 'i' },
  5980. { { STATE_PSRING }, 'i' },
  5981. { { STATE_EPS6 }, 'o' }
  5982. };
  5983. static xtensa_arg_internal Iclass_xt_iclass_xsr_eps6_args[] = {
  5984. { { 6 /* art */ }, 'm' }
  5985. };
  5986. static xtensa_arg_internal Iclass_xt_iclass_xsr_eps6_stateArgs[] = {
  5987. { { STATE_PSEXCM }, 'i' },
  5988. { { STATE_PSRING }, 'i' },
  5989. { { STATE_EPS6 }, 'm' }
  5990. };
  5991. static xtensa_arg_internal Iclass_xt_iclass_rsr_eps7_args[] = {
  5992. { { 6 /* art */ }, 'o' }
  5993. };
  5994. static xtensa_arg_internal Iclass_xt_iclass_rsr_eps7_stateArgs[] = {
  5995. { { STATE_PSEXCM }, 'i' },
  5996. { { STATE_PSRING }, 'i' },
  5997. { { STATE_EPS7 }, 'i' }
  5998. };
  5999. static xtensa_arg_internal Iclass_xt_iclass_wsr_eps7_args[] = {
  6000. { { 6 /* art */ }, 'i' }
  6001. };
  6002. static xtensa_arg_internal Iclass_xt_iclass_wsr_eps7_stateArgs[] = {
  6003. { { STATE_PSEXCM }, 'i' },
  6004. { { STATE_PSRING }, 'i' },
  6005. { { STATE_EPS7 }, 'o' }
  6006. };
  6007. static xtensa_arg_internal Iclass_xt_iclass_xsr_eps7_args[] = {
  6008. { { 6 /* art */ }, 'm' }
  6009. };
  6010. static xtensa_arg_internal Iclass_xt_iclass_xsr_eps7_stateArgs[] = {
  6011. { { STATE_PSEXCM }, 'i' },
  6012. { { STATE_PSRING }, 'i' },
  6013. { { STATE_EPS7 }, 'm' }
  6014. };
  6015. static xtensa_arg_internal Iclass_xt_iclass_rsr_excvaddr_args[] = {
  6016. { { 6 /* art */ }, 'o' }
  6017. };
  6018. static xtensa_arg_internal Iclass_xt_iclass_rsr_excvaddr_stateArgs[] = {
  6019. { { STATE_PSEXCM }, 'i' },
  6020. { { STATE_PSRING }, 'i' },
  6021. { { STATE_EXCVADDR }, 'i' }
  6022. };
  6023. static xtensa_arg_internal Iclass_xt_iclass_wsr_excvaddr_args[] = {
  6024. { { 6 /* art */ }, 'i' }
  6025. };
  6026. static xtensa_arg_internal Iclass_xt_iclass_wsr_excvaddr_stateArgs[] = {
  6027. { { STATE_PSEXCM }, 'i' },
  6028. { { STATE_PSRING }, 'i' },
  6029. { { STATE_EXCVADDR }, 'o' }
  6030. };
  6031. static xtensa_arg_internal Iclass_xt_iclass_xsr_excvaddr_args[] = {
  6032. { { 6 /* art */ }, 'm' }
  6033. };
  6034. static xtensa_arg_internal Iclass_xt_iclass_xsr_excvaddr_stateArgs[] = {
  6035. { { STATE_PSEXCM }, 'i' },
  6036. { { STATE_PSRING }, 'i' },
  6037. { { STATE_EXCVADDR }, 'm' }
  6038. };
  6039. static xtensa_arg_internal Iclass_xt_iclass_rsr_depc_args[] = {
  6040. { { 6 /* art */ }, 'o' }
  6041. };
  6042. static xtensa_arg_internal Iclass_xt_iclass_rsr_depc_stateArgs[] = {
  6043. { { STATE_PSEXCM }, 'i' },
  6044. { { STATE_PSRING }, 'i' },
  6045. { { STATE_DEPC }, 'i' }
  6046. };
  6047. static xtensa_arg_internal Iclass_xt_iclass_wsr_depc_args[] = {
  6048. { { 6 /* art */ }, 'i' }
  6049. };
  6050. static xtensa_arg_internal Iclass_xt_iclass_wsr_depc_stateArgs[] = {
  6051. { { STATE_PSEXCM }, 'i' },
  6052. { { STATE_PSRING }, 'i' },
  6053. { { STATE_DEPC }, 'o' }
  6054. };
  6055. static xtensa_arg_internal Iclass_xt_iclass_xsr_depc_args[] = {
  6056. { { 6 /* art */ }, 'm' }
  6057. };
  6058. static xtensa_arg_internal Iclass_xt_iclass_xsr_depc_stateArgs[] = {
  6059. { { STATE_PSEXCM }, 'i' },
  6060. { { STATE_PSRING }, 'i' },
  6061. { { STATE_DEPC }, 'm' }
  6062. };
  6063. static xtensa_arg_internal Iclass_xt_iclass_rsr_exccause_args[] = {
  6064. { { 6 /* art */ }, 'o' }
  6065. };
  6066. static xtensa_arg_internal Iclass_xt_iclass_rsr_exccause_stateArgs[] = {
  6067. { { STATE_PSEXCM }, 'i' },
  6068. { { STATE_PSRING }, 'i' },
  6069. { { STATE_EXCCAUSE }, 'i' },
  6070. { { STATE_XTSYNC }, 'i' }
  6071. };
  6072. static xtensa_arg_internal Iclass_xt_iclass_wsr_exccause_args[] = {
  6073. { { 6 /* art */ }, 'i' }
  6074. };
  6075. static xtensa_arg_internal Iclass_xt_iclass_wsr_exccause_stateArgs[] = {
  6076. { { STATE_PSEXCM }, 'i' },
  6077. { { STATE_PSRING }, 'i' },
  6078. { { STATE_EXCCAUSE }, 'o' }
  6079. };
  6080. static xtensa_arg_internal Iclass_xt_iclass_xsr_exccause_args[] = {
  6081. { { 6 /* art */ }, 'm' }
  6082. };
  6083. static xtensa_arg_internal Iclass_xt_iclass_xsr_exccause_stateArgs[] = {
  6084. { { STATE_PSEXCM }, 'i' },
  6085. { { STATE_PSRING }, 'i' },
  6086. { { STATE_EXCCAUSE }, 'm' }
  6087. };
  6088. static xtensa_arg_internal Iclass_xt_iclass_rsr_misc0_args[] = {
  6089. { { 6 /* art */ }, 'o' }
  6090. };
  6091. static xtensa_arg_internal Iclass_xt_iclass_rsr_misc0_stateArgs[] = {
  6092. { { STATE_PSEXCM }, 'i' },
  6093. { { STATE_PSRING }, 'i' },
  6094. { { STATE_MISC0 }, 'i' }
  6095. };
  6096. static xtensa_arg_internal Iclass_xt_iclass_wsr_misc0_args[] = {
  6097. { { 6 /* art */ }, 'i' }
  6098. };
  6099. static xtensa_arg_internal Iclass_xt_iclass_wsr_misc0_stateArgs[] = {
  6100. { { STATE_PSEXCM }, 'i' },
  6101. { { STATE_PSRING }, 'i' },
  6102. { { STATE_MISC0 }, 'o' }
  6103. };
  6104. static xtensa_arg_internal Iclass_xt_iclass_xsr_misc0_args[] = {
  6105. { { 6 /* art */ }, 'm' }
  6106. };
  6107. static xtensa_arg_internal Iclass_xt_iclass_xsr_misc0_stateArgs[] = {
  6108. { { STATE_PSEXCM }, 'i' },
  6109. { { STATE_PSRING }, 'i' },
  6110. { { STATE_MISC0 }, 'm' }
  6111. };
  6112. static xtensa_arg_internal Iclass_xt_iclass_rsr_misc1_args[] = {
  6113. { { 6 /* art */ }, 'o' }
  6114. };
  6115. static xtensa_arg_internal Iclass_xt_iclass_rsr_misc1_stateArgs[] = {
  6116. { { STATE_PSEXCM }, 'i' },
  6117. { { STATE_PSRING }, 'i' },
  6118. { { STATE_MISC1 }, 'i' }
  6119. };
  6120. static xtensa_arg_internal Iclass_xt_iclass_wsr_misc1_args[] = {
  6121. { { 6 /* art */ }, 'i' }
  6122. };
  6123. static xtensa_arg_internal Iclass_xt_iclass_wsr_misc1_stateArgs[] = {
  6124. { { STATE_PSEXCM }, 'i' },
  6125. { { STATE_PSRING }, 'i' },
  6126. { { STATE_MISC1 }, 'o' }
  6127. };
  6128. static xtensa_arg_internal Iclass_xt_iclass_xsr_misc1_args[] = {
  6129. { { 6 /* art */ }, 'm' }
  6130. };
  6131. static xtensa_arg_internal Iclass_xt_iclass_xsr_misc1_stateArgs[] = {
  6132. { { STATE_PSEXCM }, 'i' },
  6133. { { STATE_PSRING }, 'i' },
  6134. { { STATE_MISC1 }, 'm' }
  6135. };
  6136. static xtensa_arg_internal Iclass_xt_iclass_rsr_misc2_args[] = {
  6137. { { 6 /* art */ }, 'o' }
  6138. };
  6139. static xtensa_arg_internal Iclass_xt_iclass_rsr_misc2_stateArgs[] = {
  6140. { { STATE_PSEXCM }, 'i' },
  6141. { { STATE_PSRING }, 'i' },
  6142. { { STATE_MISC2 }, 'i' }
  6143. };
  6144. static xtensa_arg_internal Iclass_xt_iclass_wsr_misc2_args[] = {
  6145. { { 6 /* art */ }, 'i' }
  6146. };
  6147. static xtensa_arg_internal Iclass_xt_iclass_wsr_misc2_stateArgs[] = {
  6148. { { STATE_PSEXCM }, 'i' },
  6149. { { STATE_PSRING }, 'i' },
  6150. { { STATE_MISC2 }, 'o' }
  6151. };
  6152. static xtensa_arg_internal Iclass_xt_iclass_xsr_misc2_args[] = {
  6153. { { 6 /* art */ }, 'm' }
  6154. };
  6155. static xtensa_arg_internal Iclass_xt_iclass_xsr_misc2_stateArgs[] = {
  6156. { { STATE_PSEXCM }, 'i' },
  6157. { { STATE_PSRING }, 'i' },
  6158. { { STATE_MISC2 }, 'm' }
  6159. };
  6160. static xtensa_arg_internal Iclass_xt_iclass_rsr_misc3_args[] = {
  6161. { { 6 /* art */ }, 'o' }
  6162. };
  6163. static xtensa_arg_internal Iclass_xt_iclass_rsr_misc3_stateArgs[] = {
  6164. { { STATE_PSEXCM }, 'i' },
  6165. { { STATE_PSRING }, 'i' },
  6166. { { STATE_MISC3 }, 'i' }
  6167. };
  6168. static xtensa_arg_internal Iclass_xt_iclass_wsr_misc3_args[] = {
  6169. { { 6 /* art */ }, 'i' }
  6170. };
  6171. static xtensa_arg_internal Iclass_xt_iclass_wsr_misc3_stateArgs[] = {
  6172. { { STATE_PSEXCM }, 'i' },
  6173. { { STATE_PSRING }, 'i' },
  6174. { { STATE_MISC3 }, 'o' }
  6175. };
  6176. static xtensa_arg_internal Iclass_xt_iclass_xsr_misc3_args[] = {
  6177. { { 6 /* art */ }, 'm' }
  6178. };
  6179. static xtensa_arg_internal Iclass_xt_iclass_xsr_misc3_stateArgs[] = {
  6180. { { STATE_PSEXCM }, 'i' },
  6181. { { STATE_PSRING }, 'i' },
  6182. { { STATE_MISC3 }, 'm' }
  6183. };
  6184. static xtensa_arg_internal Iclass_xt_iclass_rsr_prid_args[] = {
  6185. { { 6 /* art */ }, 'o' }
  6186. };
  6187. static xtensa_arg_internal Iclass_xt_iclass_rsr_prid_stateArgs[] = {
  6188. { { STATE_PSEXCM }, 'i' },
  6189. { { STATE_PSRING }, 'i' }
  6190. };
  6191. static xtensa_arg_internal Iclass_xt_iclass_rsr_vecbase_args[] = {
  6192. { { 6 /* art */ }, 'o' }
  6193. };
  6194. static xtensa_arg_internal Iclass_xt_iclass_rsr_vecbase_stateArgs[] = {
  6195. { { STATE_PSEXCM }, 'i' },
  6196. { { STATE_PSRING }, 'i' },
  6197. { { STATE_VECBASE }, 'i' }
  6198. };
  6199. static xtensa_arg_internal Iclass_xt_iclass_wsr_vecbase_args[] = {
  6200. { { 6 /* art */ }, 'i' }
  6201. };
  6202. static xtensa_arg_internal Iclass_xt_iclass_wsr_vecbase_stateArgs[] = {
  6203. { { STATE_PSEXCM }, 'i' },
  6204. { { STATE_PSRING }, 'i' },
  6205. { { STATE_VECBASE }, 'o' }
  6206. };
  6207. static xtensa_arg_internal Iclass_xt_iclass_xsr_vecbase_args[] = {
  6208. { { 6 /* art */ }, 'm' }
  6209. };
  6210. static xtensa_arg_internal Iclass_xt_iclass_xsr_vecbase_stateArgs[] = {
  6211. { { STATE_PSEXCM }, 'i' },
  6212. { { STATE_PSRING }, 'i' },
  6213. { { STATE_VECBASE }, 'm' }
  6214. };
  6215. static xtensa_arg_internal Iclass_xt_iclass_mac16_aa_args[] = {
  6216. { { 4 /* ars */ }, 'i' },
  6217. { { 6 /* art */ }, 'i' }
  6218. };
  6219. static xtensa_arg_internal Iclass_xt_iclass_mac16_aa_stateArgs[] = {
  6220. { { STATE_ACC }, 'o' }
  6221. };
  6222. static xtensa_arg_internal Iclass_xt_iclass_mac16_ad_args[] = {
  6223. { { 4 /* ars */ }, 'i' },
  6224. { { 34 /* my */ }, 'i' }
  6225. };
  6226. static xtensa_arg_internal Iclass_xt_iclass_mac16_ad_stateArgs[] = {
  6227. { { STATE_ACC }, 'o' }
  6228. };
  6229. static xtensa_arg_internal Iclass_xt_iclass_mac16_da_args[] = {
  6230. { { 33 /* mx */ }, 'i' },
  6231. { { 6 /* art */ }, 'i' }
  6232. };
  6233. static xtensa_arg_internal Iclass_xt_iclass_mac16_da_stateArgs[] = {
  6234. { { STATE_ACC }, 'o' }
  6235. };
  6236. static xtensa_arg_internal Iclass_xt_iclass_mac16_dd_args[] = {
  6237. { { 33 /* mx */ }, 'i' },
  6238. { { 34 /* my */ }, 'i' }
  6239. };
  6240. static xtensa_arg_internal Iclass_xt_iclass_mac16_dd_stateArgs[] = {
  6241. { { STATE_ACC }, 'o' }
  6242. };
  6243. static xtensa_arg_internal Iclass_xt_iclass_mac16a_aa_args[] = {
  6244. { { 4 /* ars */ }, 'i' },
  6245. { { 6 /* art */ }, 'i' }
  6246. };
  6247. static xtensa_arg_internal Iclass_xt_iclass_mac16a_aa_stateArgs[] = {
  6248. { { STATE_ACC }, 'm' }
  6249. };
  6250. static xtensa_arg_internal Iclass_xt_iclass_mac16a_ad_args[] = {
  6251. { { 4 /* ars */ }, 'i' },
  6252. { { 34 /* my */ }, 'i' }
  6253. };
  6254. static xtensa_arg_internal Iclass_xt_iclass_mac16a_ad_stateArgs[] = {
  6255. { { STATE_ACC }, 'm' }
  6256. };
  6257. static xtensa_arg_internal Iclass_xt_iclass_mac16a_da_args[] = {
  6258. { { 33 /* mx */ }, 'i' },
  6259. { { 6 /* art */ }, 'i' }
  6260. };
  6261. static xtensa_arg_internal Iclass_xt_iclass_mac16a_da_stateArgs[] = {
  6262. { { STATE_ACC }, 'm' }
  6263. };
  6264. static xtensa_arg_internal Iclass_xt_iclass_mac16a_dd_args[] = {
  6265. { { 33 /* mx */ }, 'i' },
  6266. { { 34 /* my */ }, 'i' }
  6267. };
  6268. static xtensa_arg_internal Iclass_xt_iclass_mac16a_dd_stateArgs[] = {
  6269. { { STATE_ACC }, 'm' }
  6270. };
  6271. static xtensa_arg_internal Iclass_xt_iclass_mac16al_da_args[] = {
  6272. { { 35 /* mw */ }, 'o' },
  6273. { { 4 /* ars */ }, 'm' },
  6274. { { 33 /* mx */ }, 'i' },
  6275. { { 6 /* art */ }, 'i' }
  6276. };
  6277. static xtensa_arg_internal Iclass_xt_iclass_mac16al_da_stateArgs[] = {
  6278. { { STATE_ACC }, 'm' }
  6279. };
  6280. static xtensa_arg_internal Iclass_xt_iclass_mac16al_dd_args[] = {
  6281. { { 35 /* mw */ }, 'o' },
  6282. { { 4 /* ars */ }, 'm' },
  6283. { { 33 /* mx */ }, 'i' },
  6284. { { 34 /* my */ }, 'i' }
  6285. };
  6286. static xtensa_arg_internal Iclass_xt_iclass_mac16al_dd_stateArgs[] = {
  6287. { { STATE_ACC }, 'm' }
  6288. };
  6289. static xtensa_arg_internal Iclass_xt_iclass_mac16_l_args[] = {
  6290. { { 35 /* mw */ }, 'o' },
  6291. { { 4 /* ars */ }, 'm' }
  6292. };
  6293. static xtensa_arg_internal Iclass_xt_iclass_mul16_args[] = {
  6294. { { 3 /* arr */ }, 'o' },
  6295. { { 4 /* ars */ }, 'i' },
  6296. { { 6 /* art */ }, 'i' }
  6297. };
  6298. static xtensa_arg_internal Iclass_xt_iclass_rsr_m0_args[] = {
  6299. { { 6 /* art */ }, 'o' },
  6300. { { 36 /* mr0 */ }, 'i' }
  6301. };
  6302. static xtensa_arg_internal Iclass_xt_iclass_wsr_m0_args[] = {
  6303. { { 6 /* art */ }, 'i' },
  6304. { { 36 /* mr0 */ }, 'o' }
  6305. };
  6306. static xtensa_arg_internal Iclass_xt_iclass_xsr_m0_args[] = {
  6307. { { 6 /* art */ }, 'm' },
  6308. { { 36 /* mr0 */ }, 'm' }
  6309. };
  6310. static xtensa_arg_internal Iclass_xt_iclass_rsr_m1_args[] = {
  6311. { { 6 /* art */ }, 'o' },
  6312. { { 37 /* mr1 */ }, 'i' }
  6313. };
  6314. static xtensa_arg_internal Iclass_xt_iclass_wsr_m1_args[] = {
  6315. { { 6 /* art */ }, 'i' },
  6316. { { 37 /* mr1 */ }, 'o' }
  6317. };
  6318. static xtensa_arg_internal Iclass_xt_iclass_xsr_m1_args[] = {
  6319. { { 6 /* art */ }, 'm' },
  6320. { { 37 /* mr1 */ }, 'm' }
  6321. };
  6322. static xtensa_arg_internal Iclass_xt_iclass_rsr_m2_args[] = {
  6323. { { 6 /* art */ }, 'o' },
  6324. { { 38 /* mr2 */ }, 'i' }
  6325. };
  6326. static xtensa_arg_internal Iclass_xt_iclass_wsr_m2_args[] = {
  6327. { { 6 /* art */ }, 'i' },
  6328. { { 38 /* mr2 */ }, 'o' }
  6329. };
  6330. static xtensa_arg_internal Iclass_xt_iclass_xsr_m2_args[] = {
  6331. { { 6 /* art */ }, 'm' },
  6332. { { 38 /* mr2 */ }, 'm' }
  6333. };
  6334. static xtensa_arg_internal Iclass_xt_iclass_rsr_m3_args[] = {
  6335. { { 6 /* art */ }, 'o' },
  6336. { { 39 /* mr3 */ }, 'i' }
  6337. };
  6338. static xtensa_arg_internal Iclass_xt_iclass_wsr_m3_args[] = {
  6339. { { 6 /* art */ }, 'i' },
  6340. { { 39 /* mr3 */ }, 'o' }
  6341. };
  6342. static xtensa_arg_internal Iclass_xt_iclass_xsr_m3_args[] = {
  6343. { { 6 /* art */ }, 'm' },
  6344. { { 39 /* mr3 */ }, 'm' }
  6345. };
  6346. static xtensa_arg_internal Iclass_xt_iclass_rsr_acclo_args[] = {
  6347. { { 6 /* art */ }, 'o' }
  6348. };
  6349. static xtensa_arg_internal Iclass_xt_iclass_rsr_acclo_stateArgs[] = {
  6350. { { STATE_ACC }, 'i' }
  6351. };
  6352. static xtensa_arg_internal Iclass_xt_iclass_wsr_acclo_args[] = {
  6353. { { 6 /* art */ }, 'i' }
  6354. };
  6355. static xtensa_arg_internal Iclass_xt_iclass_wsr_acclo_stateArgs[] = {
  6356. { { STATE_ACC }, 'm' }
  6357. };
  6358. static xtensa_arg_internal Iclass_xt_iclass_xsr_acclo_args[] = {
  6359. { { 6 /* art */ }, 'm' }
  6360. };
  6361. static xtensa_arg_internal Iclass_xt_iclass_xsr_acclo_stateArgs[] = {
  6362. { { STATE_ACC }, 'm' }
  6363. };
  6364. static xtensa_arg_internal Iclass_xt_iclass_rsr_acchi_args[] = {
  6365. { { 6 /* art */ }, 'o' }
  6366. };
  6367. static xtensa_arg_internal Iclass_xt_iclass_rsr_acchi_stateArgs[] = {
  6368. { { STATE_ACC }, 'i' }
  6369. };
  6370. static xtensa_arg_internal Iclass_xt_iclass_wsr_acchi_args[] = {
  6371. { { 6 /* art */ }, 'i' }
  6372. };
  6373. static xtensa_arg_internal Iclass_xt_iclass_wsr_acchi_stateArgs[] = {
  6374. { { STATE_ACC }, 'm' }
  6375. };
  6376. static xtensa_arg_internal Iclass_xt_iclass_xsr_acchi_args[] = {
  6377. { { 6 /* art */ }, 'm' }
  6378. };
  6379. static xtensa_arg_internal Iclass_xt_iclass_xsr_acchi_stateArgs[] = {
  6380. { { STATE_ACC }, 'm' }
  6381. };
  6382. static xtensa_arg_internal Iclass_xt_iclass_rfi_args[] = {
  6383. { { 70 /* s */ }, 'i' }
  6384. };
  6385. static xtensa_arg_internal Iclass_xt_iclass_rfi_stateArgs[] = {
  6386. { { STATE_PSWOE }, 'o' },
  6387. { { STATE_PSCALLINC }, 'o' },
  6388. { { STATE_PSOWB }, 'o' },
  6389. { { STATE_PSRING }, 'm' },
  6390. { { STATE_PSUM }, 'o' },
  6391. { { STATE_PSEXCM }, 'm' },
  6392. { { STATE_PSINTLEVEL }, 'o' },
  6393. { { STATE_EPC1 }, 'i' },
  6394. { { STATE_EPC2 }, 'i' },
  6395. { { STATE_EPC3 }, 'i' },
  6396. { { STATE_EPC4 }, 'i' },
  6397. { { STATE_EPC5 }, 'i' },
  6398. { { STATE_EPC6 }, 'i' },
  6399. { { STATE_EPC7 }, 'i' },
  6400. { { STATE_EPS2 }, 'i' },
  6401. { { STATE_EPS3 }, 'i' },
  6402. { { STATE_EPS4 }, 'i' },
  6403. { { STATE_EPS5 }, 'i' },
  6404. { { STATE_EPS6 }, 'i' },
  6405. { { STATE_EPS7 }, 'i' },
  6406. { { STATE_InOCDMode }, 'm' }
  6407. };
  6408. static xtensa_arg_internal Iclass_xt_iclass_wait_args[] = {
  6409. { { 70 /* s */ }, 'i' }
  6410. };
  6411. static xtensa_arg_internal Iclass_xt_iclass_wait_stateArgs[] = {
  6412. { { STATE_PSEXCM }, 'i' },
  6413. { { STATE_PSRING }, 'i' },
  6414. { { STATE_PSINTLEVEL }, 'o' }
  6415. };
  6416. static xtensa_arg_internal Iclass_xt_iclass_rsr_interrupt_args[] = {
  6417. { { 6 /* art */ }, 'o' }
  6418. };
  6419. static xtensa_arg_internal Iclass_xt_iclass_rsr_interrupt_stateArgs[] = {
  6420. { { STATE_PSEXCM }, 'i' },
  6421. { { STATE_PSRING }, 'i' },
  6422. { { STATE_INTERRUPT }, 'i' }
  6423. };
  6424. static xtensa_arg_internal Iclass_xt_iclass_wsr_intset_args[] = {
  6425. { { 6 /* art */ }, 'i' }
  6426. };
  6427. static xtensa_arg_internal Iclass_xt_iclass_wsr_intset_stateArgs[] = {
  6428. { { STATE_PSEXCM }, 'i' },
  6429. { { STATE_PSRING }, 'i' },
  6430. { { STATE_XTSYNC }, 'o' },
  6431. { { STATE_INTERRUPT }, 'm' }
  6432. };
  6433. static xtensa_arg_internal Iclass_xt_iclass_wsr_intclear_args[] = {
  6434. { { 6 /* art */ }, 'i' }
  6435. };
  6436. static xtensa_arg_internal Iclass_xt_iclass_wsr_intclear_stateArgs[] = {
  6437. { { STATE_PSEXCM }, 'i' },
  6438. { { STATE_PSRING }, 'i' },
  6439. { { STATE_XTSYNC }, 'o' },
  6440. { { STATE_INTERRUPT }, 'm' }
  6441. };
  6442. static xtensa_arg_internal Iclass_xt_iclass_rsr_intenable_args[] = {
  6443. { { 6 /* art */ }, 'o' }
  6444. };
  6445. static xtensa_arg_internal Iclass_xt_iclass_rsr_intenable_stateArgs[] = {
  6446. { { STATE_PSEXCM }, 'i' },
  6447. { { STATE_PSRING }, 'i' },
  6448. { { STATE_INTENABLE }, 'i' }
  6449. };
  6450. static xtensa_arg_internal Iclass_xt_iclass_wsr_intenable_args[] = {
  6451. { { 6 /* art */ }, 'i' }
  6452. };
  6453. static xtensa_arg_internal Iclass_xt_iclass_wsr_intenable_stateArgs[] = {
  6454. { { STATE_PSEXCM }, 'i' },
  6455. { { STATE_PSRING }, 'i' },
  6456. { { STATE_INTENABLE }, 'o' }
  6457. };
  6458. static xtensa_arg_internal Iclass_xt_iclass_xsr_intenable_args[] = {
  6459. { { 6 /* art */ }, 'm' }
  6460. };
  6461. static xtensa_arg_internal Iclass_xt_iclass_xsr_intenable_stateArgs[] = {
  6462. { { STATE_PSEXCM }, 'i' },
  6463. { { STATE_PSRING }, 'i' },
  6464. { { STATE_INTENABLE }, 'm' }
  6465. };
  6466. static xtensa_arg_internal Iclass_xt_iclass_break_args[] = {
  6467. { { 41 /* imms */ }, 'i' },
  6468. { { 40 /* immt */ }, 'i' }
  6469. };
  6470. static xtensa_arg_internal Iclass_xt_iclass_break_stateArgs[] = {
  6471. { { STATE_PSEXCM }, 'i' },
  6472. { { STATE_PSINTLEVEL }, 'i' }
  6473. };
  6474. static xtensa_arg_internal Iclass_xt_iclass_break_n_args[] = {
  6475. { { 41 /* imms */ }, 'i' }
  6476. };
  6477. static xtensa_arg_internal Iclass_xt_iclass_break_n_stateArgs[] = {
  6478. { { STATE_PSEXCM }, 'i' },
  6479. { { STATE_PSINTLEVEL }, 'i' }
  6480. };
  6481. static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreaka0_args[] = {
  6482. { { 6 /* art */ }, 'o' }
  6483. };
  6484. static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreaka0_stateArgs[] = {
  6485. { { STATE_PSEXCM }, 'i' },
  6486. { { STATE_PSRING }, 'i' },
  6487. { { STATE_DBREAKA0 }, 'i' }
  6488. };
  6489. static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreaka0_args[] = {
  6490. { { 6 /* art */ }, 'i' }
  6491. };
  6492. static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreaka0_stateArgs[] = {
  6493. { { STATE_PSEXCM }, 'i' },
  6494. { { STATE_PSRING }, 'i' },
  6495. { { STATE_DBREAKA0 }, 'o' },
  6496. { { STATE_XTSYNC }, 'o' }
  6497. };
  6498. static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreaka0_args[] = {
  6499. { { 6 /* art */ }, 'm' }
  6500. };
  6501. static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreaka0_stateArgs[] = {
  6502. { { STATE_PSEXCM }, 'i' },
  6503. { { STATE_PSRING }, 'i' },
  6504. { { STATE_DBREAKA0 }, 'm' },
  6505. { { STATE_XTSYNC }, 'o' }
  6506. };
  6507. static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreakc0_args[] = {
  6508. { { 6 /* art */ }, 'o' }
  6509. };
  6510. static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreakc0_stateArgs[] = {
  6511. { { STATE_PSEXCM }, 'i' },
  6512. { { STATE_PSRING }, 'i' },
  6513. { { STATE_DBREAKC0 }, 'i' }
  6514. };
  6515. static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreakc0_args[] = {
  6516. { { 6 /* art */ }, 'i' }
  6517. };
  6518. static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreakc0_stateArgs[] = {
  6519. { { STATE_PSEXCM }, 'i' },
  6520. { { STATE_PSRING }, 'i' },
  6521. { { STATE_DBREAKC0 }, 'o' },
  6522. { { STATE_XTSYNC }, 'o' }
  6523. };
  6524. static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreakc0_args[] = {
  6525. { { 6 /* art */ }, 'm' }
  6526. };
  6527. static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreakc0_stateArgs[] = {
  6528. { { STATE_PSEXCM }, 'i' },
  6529. { { STATE_PSRING }, 'i' },
  6530. { { STATE_DBREAKC0 }, 'm' },
  6531. { { STATE_XTSYNC }, 'o' }
  6532. };
  6533. static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreaka1_args[] = {
  6534. { { 6 /* art */ }, 'o' }
  6535. };
  6536. static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreaka1_stateArgs[] = {
  6537. { { STATE_PSEXCM }, 'i' },
  6538. { { STATE_PSRING }, 'i' },
  6539. { { STATE_DBREAKA1 }, 'i' }
  6540. };
  6541. static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreaka1_args[] = {
  6542. { { 6 /* art */ }, 'i' }
  6543. };
  6544. static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreaka1_stateArgs[] = {
  6545. { { STATE_PSEXCM }, 'i' },
  6546. { { STATE_PSRING }, 'i' },
  6547. { { STATE_DBREAKA1 }, 'o' },
  6548. { { STATE_XTSYNC }, 'o' }
  6549. };
  6550. static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreaka1_args[] = {
  6551. { { 6 /* art */ }, 'm' }
  6552. };
  6553. static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreaka1_stateArgs[] = {
  6554. { { STATE_PSEXCM }, 'i' },
  6555. { { STATE_PSRING }, 'i' },
  6556. { { STATE_DBREAKA1 }, 'm' },
  6557. { { STATE_XTSYNC }, 'o' }
  6558. };
  6559. static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreakc1_args[] = {
  6560. { { 6 /* art */ }, 'o' }
  6561. };
  6562. static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreakc1_stateArgs[] = {
  6563. { { STATE_PSEXCM }, 'i' },
  6564. { { STATE_PSRING }, 'i' },
  6565. { { STATE_DBREAKC1 }, 'i' }
  6566. };
  6567. static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreakc1_args[] = {
  6568. { { 6 /* art */ }, 'i' }
  6569. };
  6570. static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreakc1_stateArgs[] = {
  6571. { { STATE_PSEXCM }, 'i' },
  6572. { { STATE_PSRING }, 'i' },
  6573. { { STATE_DBREAKC1 }, 'o' },
  6574. { { STATE_XTSYNC }, 'o' }
  6575. };
  6576. static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreakc1_args[] = {
  6577. { { 6 /* art */ }, 'm' }
  6578. };
  6579. static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreakc1_stateArgs[] = {
  6580. { { STATE_PSEXCM }, 'i' },
  6581. { { STATE_PSRING }, 'i' },
  6582. { { STATE_DBREAKC1 }, 'm' },
  6583. { { STATE_XTSYNC }, 'o' }
  6584. };
  6585. static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreaka0_args[] = {
  6586. { { 6 /* art */ }, 'o' }
  6587. };
  6588. static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreaka0_stateArgs[] = {
  6589. { { STATE_PSEXCM }, 'i' },
  6590. { { STATE_PSRING }, 'i' },
  6591. { { STATE_IBREAKA0 }, 'i' }
  6592. };
  6593. static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreaka0_args[] = {
  6594. { { 6 /* art */ }, 'i' }
  6595. };
  6596. static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreaka0_stateArgs[] = {
  6597. { { STATE_PSEXCM }, 'i' },
  6598. { { STATE_PSRING }, 'i' },
  6599. { { STATE_IBREAKA0 }, 'o' }
  6600. };
  6601. static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreaka0_args[] = {
  6602. { { 6 /* art */ }, 'm' }
  6603. };
  6604. static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreaka0_stateArgs[] = {
  6605. { { STATE_PSEXCM }, 'i' },
  6606. { { STATE_PSRING }, 'i' },
  6607. { { STATE_IBREAKA0 }, 'm' }
  6608. };
  6609. static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreaka1_args[] = {
  6610. { { 6 /* art */ }, 'o' }
  6611. };
  6612. static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreaka1_stateArgs[] = {
  6613. { { STATE_PSEXCM }, 'i' },
  6614. { { STATE_PSRING }, 'i' },
  6615. { { STATE_IBREAKA1 }, 'i' }
  6616. };
  6617. static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreaka1_args[] = {
  6618. { { 6 /* art */ }, 'i' }
  6619. };
  6620. static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreaka1_stateArgs[] = {
  6621. { { STATE_PSEXCM }, 'i' },
  6622. { { STATE_PSRING }, 'i' },
  6623. { { STATE_IBREAKA1 }, 'o' }
  6624. };
  6625. static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreaka1_args[] = {
  6626. { { 6 /* art */ }, 'm' }
  6627. };
  6628. static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreaka1_stateArgs[] = {
  6629. { { STATE_PSEXCM }, 'i' },
  6630. { { STATE_PSRING }, 'i' },
  6631. { { STATE_IBREAKA1 }, 'm' }
  6632. };
  6633. static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreakenable_args[] = {
  6634. { { 6 /* art */ }, 'o' }
  6635. };
  6636. static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreakenable_stateArgs[] = {
  6637. { { STATE_PSEXCM }, 'i' },
  6638. { { STATE_PSRING }, 'i' },
  6639. { { STATE_IBREAKENABLE }, 'i' }
  6640. };
  6641. static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreakenable_args[] = {
  6642. { { 6 /* art */ }, 'i' }
  6643. };
  6644. static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreakenable_stateArgs[] = {
  6645. { { STATE_PSEXCM }, 'i' },
  6646. { { STATE_PSRING }, 'i' },
  6647. { { STATE_IBREAKENABLE }, 'o' }
  6648. };
  6649. static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreakenable_args[] = {
  6650. { { 6 /* art */ }, 'm' }
  6651. };
  6652. static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreakenable_stateArgs[] = {
  6653. { { STATE_PSEXCM }, 'i' },
  6654. { { STATE_PSRING }, 'i' },
  6655. { { STATE_IBREAKENABLE }, 'm' }
  6656. };
  6657. static xtensa_arg_internal Iclass_xt_iclass_rsr_debugcause_args[] = {
  6658. { { 6 /* art */ }, 'o' }
  6659. };
  6660. static xtensa_arg_internal Iclass_xt_iclass_rsr_debugcause_stateArgs[] = {
  6661. { { STATE_PSEXCM }, 'i' },
  6662. { { STATE_PSRING }, 'i' },
  6663. { { STATE_DEBUGCAUSE }, 'i' },
  6664. { { STATE_DBNUM }, 'i' }
  6665. };
  6666. static xtensa_arg_internal Iclass_xt_iclass_wsr_debugcause_args[] = {
  6667. { { 6 /* art */ }, 'i' }
  6668. };
  6669. static xtensa_arg_internal Iclass_xt_iclass_wsr_debugcause_stateArgs[] = {
  6670. { { STATE_PSEXCM }, 'i' },
  6671. { { STATE_PSRING }, 'i' },
  6672. { { STATE_DEBUGCAUSE }, 'o' },
  6673. { { STATE_DBNUM }, 'o' }
  6674. };
  6675. static xtensa_arg_internal Iclass_xt_iclass_xsr_debugcause_args[] = {
  6676. { { 6 /* art */ }, 'm' }
  6677. };
  6678. static xtensa_arg_internal Iclass_xt_iclass_xsr_debugcause_stateArgs[] = {
  6679. { { STATE_PSEXCM }, 'i' },
  6680. { { STATE_PSRING }, 'i' },
  6681. { { STATE_DEBUGCAUSE }, 'm' },
  6682. { { STATE_DBNUM }, 'm' }
  6683. };
  6684. static xtensa_arg_internal Iclass_xt_iclass_rsr_icount_args[] = {
  6685. { { 6 /* art */ }, 'o' }
  6686. };
  6687. static xtensa_arg_internal Iclass_xt_iclass_rsr_icount_stateArgs[] = {
  6688. { { STATE_PSEXCM }, 'i' },
  6689. { { STATE_PSRING }, 'i' },
  6690. { { STATE_ICOUNT }, 'i' }
  6691. };
  6692. static xtensa_arg_internal Iclass_xt_iclass_wsr_icount_args[] = {
  6693. { { 6 /* art */ }, 'i' }
  6694. };
  6695. static xtensa_arg_internal Iclass_xt_iclass_wsr_icount_stateArgs[] = {
  6696. { { STATE_PSEXCM }, 'i' },
  6697. { { STATE_PSRING }, 'i' },
  6698. { { STATE_XTSYNC }, 'o' },
  6699. { { STATE_ICOUNT }, 'o' }
  6700. };
  6701. static xtensa_arg_internal Iclass_xt_iclass_xsr_icount_args[] = {
  6702. { { 6 /* art */ }, 'm' }
  6703. };
  6704. static xtensa_arg_internal Iclass_xt_iclass_xsr_icount_stateArgs[] = {
  6705. { { STATE_PSEXCM }, 'i' },
  6706. { { STATE_PSRING }, 'i' },
  6707. { { STATE_XTSYNC }, 'o' },
  6708. { { STATE_ICOUNT }, 'm' }
  6709. };
  6710. static xtensa_arg_internal Iclass_xt_iclass_rsr_icountlevel_args[] = {
  6711. { { 6 /* art */ }, 'o' }
  6712. };
  6713. static xtensa_arg_internal Iclass_xt_iclass_rsr_icountlevel_stateArgs[] = {
  6714. { { STATE_PSEXCM }, 'i' },
  6715. { { STATE_PSRING }, 'i' },
  6716. { { STATE_ICOUNTLEVEL }, 'i' }
  6717. };
  6718. static xtensa_arg_internal Iclass_xt_iclass_wsr_icountlevel_args[] = {
  6719. { { 6 /* art */ }, 'i' }
  6720. };
  6721. static xtensa_arg_internal Iclass_xt_iclass_wsr_icountlevel_stateArgs[] = {
  6722. { { STATE_PSEXCM }, 'i' },
  6723. { { STATE_PSRING }, 'i' },
  6724. { { STATE_ICOUNTLEVEL }, 'o' }
  6725. };
  6726. static xtensa_arg_internal Iclass_xt_iclass_xsr_icountlevel_args[] = {
  6727. { { 6 /* art */ }, 'm' }
  6728. };
  6729. static xtensa_arg_internal Iclass_xt_iclass_xsr_icountlevel_stateArgs[] = {
  6730. { { STATE_PSEXCM }, 'i' },
  6731. { { STATE_PSRING }, 'i' },
  6732. { { STATE_ICOUNTLEVEL }, 'm' }
  6733. };
  6734. static xtensa_arg_internal Iclass_xt_iclass_rsr_ddr_args[] = {
  6735. { { 6 /* art */ }, 'o' }
  6736. };
  6737. static xtensa_arg_internal Iclass_xt_iclass_rsr_ddr_stateArgs[] = {
  6738. { { STATE_PSEXCM }, 'i' },
  6739. { { STATE_PSRING }, 'i' },
  6740. { { STATE_DDR }, 'i' }
  6741. };
  6742. static xtensa_arg_internal Iclass_xt_iclass_wsr_ddr_args[] = {
  6743. { { 6 /* art */ }, 'i' }
  6744. };
  6745. static xtensa_arg_internal Iclass_xt_iclass_wsr_ddr_stateArgs[] = {
  6746. { { STATE_PSEXCM }, 'i' },
  6747. { { STATE_PSRING }, 'i' },
  6748. { { STATE_XTSYNC }, 'o' },
  6749. { { STATE_DDR }, 'o' }
  6750. };
  6751. static xtensa_arg_internal Iclass_xt_iclass_xsr_ddr_args[] = {
  6752. { { 6 /* art */ }, 'm' }
  6753. };
  6754. static xtensa_arg_internal Iclass_xt_iclass_xsr_ddr_stateArgs[] = {
  6755. { { STATE_PSEXCM }, 'i' },
  6756. { { STATE_PSRING }, 'i' },
  6757. { { STATE_XTSYNC }, 'o' },
  6758. { { STATE_DDR }, 'm' }
  6759. };
  6760. static xtensa_arg_internal Iclass_xt_iclass_rfdo_args[] = {
  6761. { { 41 /* imms */ }, 'i' }
  6762. };
  6763. static xtensa_arg_internal Iclass_xt_iclass_rfdo_stateArgs[] = {
  6764. { { STATE_InOCDMode }, 'm' },
  6765. { { STATE_EPC6 }, 'i' },
  6766. { { STATE_PSWOE }, 'o' },
  6767. { { STATE_PSCALLINC }, 'o' },
  6768. { { STATE_PSOWB }, 'o' },
  6769. { { STATE_PSRING }, 'o' },
  6770. { { STATE_PSUM }, 'o' },
  6771. { { STATE_PSEXCM }, 'o' },
  6772. { { STATE_PSINTLEVEL }, 'o' },
  6773. { { STATE_EPS6 }, 'i' }
  6774. };
  6775. static xtensa_arg_internal Iclass_xt_iclass_rfdd_stateArgs[] = {
  6776. { { STATE_InOCDMode }, 'm' }
  6777. };
  6778. static xtensa_arg_internal Iclass_xt_iclass_wsr_mmid_args[] = {
  6779. { { 6 /* art */ }, 'i' }
  6780. };
  6781. static xtensa_arg_internal Iclass_xt_iclass_wsr_mmid_stateArgs[] = {
  6782. { { STATE_PSEXCM }, 'i' },
  6783. { { STATE_PSRING }, 'i' },
  6784. { { STATE_XTSYNC }, 'o' }
  6785. };
  6786. static xtensa_arg_internal Iclass_xt_iclass_bbool1_args[] = {
  6787. { { 44 /* br */ }, 'o' },
  6788. { { 43 /* bs */ }, 'i' },
  6789. { { 42 /* bt */ }, 'i' }
  6790. };
  6791. static xtensa_arg_internal Iclass_xt_iclass_bbool4_args[] = {
  6792. { { 42 /* bt */ }, 'o' },
  6793. { { 49 /* bs4 */ }, 'i' }
  6794. };
  6795. static xtensa_arg_internal Iclass_xt_iclass_bbool8_args[] = {
  6796. { { 42 /* bt */ }, 'o' },
  6797. { { 52 /* bs8 */ }, 'i' }
  6798. };
  6799. static xtensa_arg_internal Iclass_xt_iclass_bbranch_args[] = {
  6800. { { 43 /* bs */ }, 'i' },
  6801. { { 28 /* label8 */ }, 'i' }
  6802. };
  6803. static xtensa_arg_internal Iclass_xt_iclass_bmove_args[] = {
  6804. { { 3 /* arr */ }, 'm' },
  6805. { { 4 /* ars */ }, 'i' },
  6806. { { 42 /* bt */ }, 'i' }
  6807. };
  6808. static xtensa_arg_internal Iclass_xt_iclass_RSR_BR_args[] = {
  6809. { { 6 /* art */ }, 'o' },
  6810. { { 57 /* brall */ }, 'i' }
  6811. };
  6812. static xtensa_arg_internal Iclass_xt_iclass_WSR_BR_args[] = {
  6813. { { 6 /* art */ }, 'i' },
  6814. { { 57 /* brall */ }, 'o' }
  6815. };
  6816. static xtensa_arg_internal Iclass_xt_iclass_XSR_BR_args[] = {
  6817. { { 6 /* art */ }, 'm' },
  6818. { { 57 /* brall */ }, 'm' }
  6819. };
  6820. static xtensa_arg_internal Iclass_xt_iclass_rsr_ccount_args[] = {
  6821. { { 6 /* art */ }, 'o' }
  6822. };
  6823. static xtensa_arg_internal Iclass_xt_iclass_rsr_ccount_stateArgs[] = {
  6824. { { STATE_PSEXCM }, 'i' },
  6825. { { STATE_PSRING }, 'i' },
  6826. { { STATE_CCOUNT }, 'i' }
  6827. };
  6828. static xtensa_arg_internal Iclass_xt_iclass_wsr_ccount_args[] = {
  6829. { { 6 /* art */ }, 'i' }
  6830. };
  6831. static xtensa_arg_internal Iclass_xt_iclass_wsr_ccount_stateArgs[] = {
  6832. { { STATE_PSEXCM }, 'i' },
  6833. { { STATE_PSRING }, 'i' },
  6834. { { STATE_XTSYNC }, 'o' },
  6835. { { STATE_CCOUNT }, 'o' }
  6836. };
  6837. static xtensa_arg_internal Iclass_xt_iclass_xsr_ccount_args[] = {
  6838. { { 6 /* art */ }, 'm' }
  6839. };
  6840. static xtensa_arg_internal Iclass_xt_iclass_xsr_ccount_stateArgs[] = {
  6841. { { STATE_PSEXCM }, 'i' },
  6842. { { STATE_PSRING }, 'i' },
  6843. { { STATE_XTSYNC }, 'o' },
  6844. { { STATE_CCOUNT }, 'm' }
  6845. };
  6846. static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare0_args[] = {
  6847. { { 6 /* art */ }, 'o' }
  6848. };
  6849. static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare0_stateArgs[] = {
  6850. { { STATE_PSEXCM }, 'i' },
  6851. { { STATE_PSRING }, 'i' },
  6852. { { STATE_CCOMPARE0 }, 'i' }
  6853. };
  6854. static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare0_args[] = {
  6855. { { 6 /* art */ }, 'i' }
  6856. };
  6857. static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare0_stateArgs[] = {
  6858. { { STATE_PSEXCM }, 'i' },
  6859. { { STATE_PSRING }, 'i' },
  6860. { { STATE_CCOMPARE0 }, 'o' },
  6861. { { STATE_INTERRUPT }, 'm' }
  6862. };
  6863. static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare0_args[] = {
  6864. { { 6 /* art */ }, 'm' }
  6865. };
  6866. static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare0_stateArgs[] = {
  6867. { { STATE_PSEXCM }, 'i' },
  6868. { { STATE_PSRING }, 'i' },
  6869. { { STATE_CCOMPARE0 }, 'm' },
  6870. { { STATE_INTERRUPT }, 'm' }
  6871. };
  6872. static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare1_args[] = {
  6873. { { 6 /* art */ }, 'o' }
  6874. };
  6875. static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare1_stateArgs[] = {
  6876. { { STATE_PSEXCM }, 'i' },
  6877. { { STATE_PSRING }, 'i' },
  6878. { { STATE_CCOMPARE1 }, 'i' }
  6879. };
  6880. static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare1_args[] = {
  6881. { { 6 /* art */ }, 'i' }
  6882. };
  6883. static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare1_stateArgs[] = {
  6884. { { STATE_PSEXCM }, 'i' },
  6885. { { STATE_PSRING }, 'i' },
  6886. { { STATE_CCOMPARE1 }, 'o' },
  6887. { { STATE_INTERRUPT }, 'm' }
  6888. };
  6889. static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare1_args[] = {
  6890. { { 6 /* art */ }, 'm' }
  6891. };
  6892. static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare1_stateArgs[] = {
  6893. { { STATE_PSEXCM }, 'i' },
  6894. { { STATE_PSRING }, 'i' },
  6895. { { STATE_CCOMPARE1 }, 'm' },
  6896. { { STATE_INTERRUPT }, 'm' }
  6897. };
  6898. static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare2_args[] = {
  6899. { { 6 /* art */ }, 'o' }
  6900. };
  6901. static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare2_stateArgs[] = {
  6902. { { STATE_PSEXCM }, 'i' },
  6903. { { STATE_PSRING }, 'i' },
  6904. { { STATE_CCOMPARE2 }, 'i' }
  6905. };
  6906. static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare2_args[] = {
  6907. { { 6 /* art */ }, 'i' }
  6908. };
  6909. static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare2_stateArgs[] = {
  6910. { { STATE_PSEXCM }, 'i' },
  6911. { { STATE_PSRING }, 'i' },
  6912. { { STATE_CCOMPARE2 }, 'o' },
  6913. { { STATE_INTERRUPT }, 'm' }
  6914. };
  6915. static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare2_args[] = {
  6916. { { 6 /* art */ }, 'm' }
  6917. };
  6918. static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare2_stateArgs[] = {
  6919. { { STATE_PSEXCM }, 'i' },
  6920. { { STATE_PSRING }, 'i' },
  6921. { { STATE_CCOMPARE2 }, 'm' },
  6922. { { STATE_INTERRUPT }, 'm' }
  6923. };
  6924. static xtensa_arg_internal Iclass_xt_iclass_icache_args[] = {
  6925. { { 4 /* ars */ }, 'i' },
  6926. { { 21 /* uimm8x4 */ }, 'i' }
  6927. };
  6928. static xtensa_arg_internal Iclass_xt_iclass_icache_lock_args[] = {
  6929. { { 4 /* ars */ }, 'i' },
  6930. { { 22 /* uimm4x16 */ }, 'i' }
  6931. };
  6932. static xtensa_arg_internal Iclass_xt_iclass_icache_lock_stateArgs[] = {
  6933. { { STATE_PSEXCM }, 'i' },
  6934. { { STATE_PSRING }, 'i' }
  6935. };
  6936. static xtensa_arg_internal Iclass_xt_iclass_icache_inv_args[] = {
  6937. { { 4 /* ars */ }, 'i' },
  6938. { { 21 /* uimm8x4 */ }, 'i' }
  6939. };
  6940. static xtensa_arg_internal Iclass_xt_iclass_icache_inv_stateArgs[] = {
  6941. { { STATE_PSEXCM }, 'i' },
  6942. { { STATE_PSRING }, 'i' }
  6943. };
  6944. static xtensa_arg_internal Iclass_xt_iclass_licx_args[] = {
  6945. { { 6 /* art */ }, 'o' },
  6946. { { 4 /* ars */ }, 'i' }
  6947. };
  6948. static xtensa_arg_internal Iclass_xt_iclass_licx_stateArgs[] = {
  6949. { { STATE_PSEXCM }, 'i' },
  6950. { { STATE_PSRING }, 'i' }
  6951. };
  6952. static xtensa_arg_internal Iclass_xt_iclass_sicx_args[] = {
  6953. { { 6 /* art */ }, 'i' },
  6954. { { 4 /* ars */ }, 'i' }
  6955. };
  6956. static xtensa_arg_internal Iclass_xt_iclass_sicx_stateArgs[] = {
  6957. { { STATE_PSEXCM }, 'i' },
  6958. { { STATE_PSRING }, 'i' }
  6959. };
  6960. static xtensa_arg_internal Iclass_xt_iclass_dcache_args[] = {
  6961. { { 4 /* ars */ }, 'i' },
  6962. { { 21 /* uimm8x4 */ }, 'i' }
  6963. };
  6964. static xtensa_arg_internal Iclass_xt_iclass_dcache_ind_args[] = {
  6965. { { 4 /* ars */ }, 'i' },
  6966. { { 22 /* uimm4x16 */ }, 'i' }
  6967. };
  6968. static xtensa_arg_internal Iclass_xt_iclass_dcache_ind_stateArgs[] = {
  6969. { { STATE_PSEXCM }, 'i' },
  6970. { { STATE_PSRING }, 'i' }
  6971. };
  6972. static xtensa_arg_internal Iclass_xt_iclass_dcache_inv_args[] = {
  6973. { { 4 /* ars */ }, 'i' },
  6974. { { 21 /* uimm8x4 */ }, 'i' }
  6975. };
  6976. static xtensa_arg_internal Iclass_xt_iclass_dcache_inv_stateArgs[] = {
  6977. { { STATE_PSEXCM }, 'i' },
  6978. { { STATE_PSRING }, 'i' }
  6979. };
  6980. static xtensa_arg_internal Iclass_xt_iclass_dpf_args[] = {
  6981. { { 4 /* ars */ }, 'i' },
  6982. { { 21 /* uimm8x4 */ }, 'i' }
  6983. };
  6984. static xtensa_arg_internal Iclass_xt_iclass_dcache_lock_args[] = {
  6985. { { 4 /* ars */ }, 'i' },
  6986. { { 22 /* uimm4x16 */ }, 'i' }
  6987. };
  6988. static xtensa_arg_internal Iclass_xt_iclass_dcache_lock_stateArgs[] = {
  6989. { { STATE_PSEXCM }, 'i' },
  6990. { { STATE_PSRING }, 'i' }
  6991. };
  6992. static xtensa_arg_internal Iclass_xt_iclass_sdct_args[] = {
  6993. { { 6 /* art */ }, 'i' },
  6994. { { 4 /* ars */ }, 'i' }
  6995. };
  6996. static xtensa_arg_internal Iclass_xt_iclass_sdct_stateArgs[] = {
  6997. { { STATE_PSEXCM }, 'i' },
  6998. { { STATE_PSRING }, 'i' }
  6999. };
  7000. static xtensa_arg_internal Iclass_xt_iclass_ldct_args[] = {
  7001. { { 6 /* art */ }, 'o' },
  7002. { { 4 /* ars */ }, 'i' }
  7003. };
  7004. static xtensa_arg_internal Iclass_xt_iclass_ldct_stateArgs[] = {
  7005. { { STATE_PSEXCM }, 'i' },
  7006. { { STATE_PSRING }, 'i' }
  7007. };
  7008. static xtensa_arg_internal Iclass_xt_iclass_wsr_ptevaddr_args[] = {
  7009. { { 6 /* art */ }, 'i' }
  7010. };
  7011. static xtensa_arg_internal Iclass_xt_iclass_wsr_ptevaddr_stateArgs[] = {
  7012. { { STATE_PSEXCM }, 'i' },
  7013. { { STATE_PSRING }, 'i' },
  7014. { { STATE_PTBASE }, 'o' },
  7015. { { STATE_XTSYNC }, 'o' }
  7016. };
  7017. static xtensa_arg_internal Iclass_xt_iclass_rsr_ptevaddr_args[] = {
  7018. { { 6 /* art */ }, 'o' }
  7019. };
  7020. static xtensa_arg_internal Iclass_xt_iclass_rsr_ptevaddr_stateArgs[] = {
  7021. { { STATE_PSEXCM }, 'i' },
  7022. { { STATE_PSRING }, 'i' },
  7023. { { STATE_PTBASE }, 'i' },
  7024. { { STATE_EXCVADDR }, 'i' }
  7025. };
  7026. static xtensa_arg_internal Iclass_xt_iclass_xsr_ptevaddr_args[] = {
  7027. { { 6 /* art */ }, 'm' }
  7028. };
  7029. static xtensa_arg_internal Iclass_xt_iclass_xsr_ptevaddr_stateArgs[] = {
  7030. { { STATE_PSEXCM }, 'i' },
  7031. { { STATE_PSRING }, 'i' },
  7032. { { STATE_PTBASE }, 'm' },
  7033. { { STATE_EXCVADDR }, 'i' },
  7034. { { STATE_XTSYNC }, 'o' }
  7035. };
  7036. static xtensa_arg_internal Iclass_xt_iclass_rsr_rasid_args[] = {
  7037. { { 6 /* art */ }, 'o' }
  7038. };
  7039. static xtensa_arg_internal Iclass_xt_iclass_rsr_rasid_stateArgs[] = {
  7040. { { STATE_PSEXCM }, 'i' },
  7041. { { STATE_PSRING }, 'i' },
  7042. { { STATE_ASID3 }, 'i' },
  7043. { { STATE_ASID2 }, 'i' },
  7044. { { STATE_ASID1 }, 'i' }
  7045. };
  7046. static xtensa_arg_internal Iclass_xt_iclass_wsr_rasid_args[] = {
  7047. { { 6 /* art */ }, 'i' }
  7048. };
  7049. static xtensa_arg_internal Iclass_xt_iclass_wsr_rasid_stateArgs[] = {
  7050. { { STATE_XTSYNC }, 'o' },
  7051. { { STATE_PSEXCM }, 'i' },
  7052. { { STATE_PSRING }, 'i' },
  7053. { { STATE_ASID3 }, 'o' },
  7054. { { STATE_ASID2 }, 'o' },
  7055. { { STATE_ASID1 }, 'o' }
  7056. };
  7057. static xtensa_arg_internal Iclass_xt_iclass_xsr_rasid_args[] = {
  7058. { { 6 /* art */ }, 'm' }
  7059. };
  7060. static xtensa_arg_internal Iclass_xt_iclass_xsr_rasid_stateArgs[] = {
  7061. { { STATE_XTSYNC }, 'o' },
  7062. { { STATE_PSEXCM }, 'i' },
  7063. { { STATE_PSRING }, 'i' },
  7064. { { STATE_ASID3 }, 'm' },
  7065. { { STATE_ASID2 }, 'm' },
  7066. { { STATE_ASID1 }, 'm' }
  7067. };
  7068. static xtensa_arg_internal Iclass_xt_iclass_rsr_itlbcfg_args[] = {
  7069. { { 6 /* art */ }, 'o' }
  7070. };
  7071. static xtensa_arg_internal Iclass_xt_iclass_rsr_itlbcfg_stateArgs[] = {
  7072. { { STATE_PSEXCM }, 'i' },
  7073. { { STATE_PSRING }, 'i' },
  7074. { { STATE_INSTPGSZID4 }, 'i' }
  7075. };
  7076. static xtensa_arg_internal Iclass_xt_iclass_wsr_itlbcfg_args[] = {
  7077. { { 6 /* art */ }, 'i' }
  7078. };
  7079. static xtensa_arg_internal Iclass_xt_iclass_wsr_itlbcfg_stateArgs[] = {
  7080. { { STATE_XTSYNC }, 'o' },
  7081. { { STATE_PSEXCM }, 'i' },
  7082. { { STATE_PSRING }, 'i' },
  7083. { { STATE_INSTPGSZID4 }, 'o' }
  7084. };
  7085. static xtensa_arg_internal Iclass_xt_iclass_xsr_itlbcfg_args[] = {
  7086. { { 6 /* art */ }, 'm' }
  7087. };
  7088. static xtensa_arg_internal Iclass_xt_iclass_xsr_itlbcfg_stateArgs[] = {
  7089. { { STATE_XTSYNC }, 'o' },
  7090. { { STATE_PSEXCM }, 'i' },
  7091. { { STATE_PSRING }, 'i' },
  7092. { { STATE_INSTPGSZID4 }, 'm' }
  7093. };
  7094. static xtensa_arg_internal Iclass_xt_iclass_rsr_dtlbcfg_args[] = {
  7095. { { 6 /* art */ }, 'o' }
  7096. };
  7097. static xtensa_arg_internal Iclass_xt_iclass_rsr_dtlbcfg_stateArgs[] = {
  7098. { { STATE_PSEXCM }, 'i' },
  7099. { { STATE_PSRING }, 'i' },
  7100. { { STATE_DATAPGSZID4 }, 'i' }
  7101. };
  7102. static xtensa_arg_internal Iclass_xt_iclass_wsr_dtlbcfg_args[] = {
  7103. { { 6 /* art */ }, 'i' }
  7104. };
  7105. static xtensa_arg_internal Iclass_xt_iclass_wsr_dtlbcfg_stateArgs[] = {
  7106. { { STATE_XTSYNC }, 'o' },
  7107. { { STATE_PSEXCM }, 'i' },
  7108. { { STATE_PSRING }, 'i' },
  7109. { { STATE_DATAPGSZID4 }, 'o' }
  7110. };
  7111. static xtensa_arg_internal Iclass_xt_iclass_xsr_dtlbcfg_args[] = {
  7112. { { 6 /* art */ }, 'm' }
  7113. };
  7114. static xtensa_arg_internal Iclass_xt_iclass_xsr_dtlbcfg_stateArgs[] = {
  7115. { { STATE_XTSYNC }, 'o' },
  7116. { { STATE_PSEXCM }, 'i' },
  7117. { { STATE_PSRING }, 'i' },
  7118. { { STATE_DATAPGSZID4 }, 'm' }
  7119. };
  7120. static xtensa_arg_internal Iclass_xt_iclass_idtlb_args[] = {
  7121. { { 4 /* ars */ }, 'i' }
  7122. };
  7123. static xtensa_arg_internal Iclass_xt_iclass_idtlb_stateArgs[] = {
  7124. { { STATE_PSEXCM }, 'i' },
  7125. { { STATE_PSRING }, 'i' },
  7126. { { STATE_XTSYNC }, 'o' }
  7127. };
  7128. static xtensa_arg_internal Iclass_xt_iclass_rdtlb_args[] = {
  7129. { { 6 /* art */ }, 'o' },
  7130. { { 4 /* ars */ }, 'i' }
  7131. };
  7132. static xtensa_arg_internal Iclass_xt_iclass_rdtlb_stateArgs[] = {
  7133. { { STATE_PSEXCM }, 'i' },
  7134. { { STATE_PSRING }, 'i' }
  7135. };
  7136. static xtensa_arg_internal Iclass_xt_iclass_wdtlb_args[] = {
  7137. { { 6 /* art */ }, 'i' },
  7138. { { 4 /* ars */ }, 'i' }
  7139. };
  7140. static xtensa_arg_internal Iclass_xt_iclass_wdtlb_stateArgs[] = {
  7141. { { STATE_PSEXCM }, 'i' },
  7142. { { STATE_PSRING }, 'i' },
  7143. { { STATE_XTSYNC }, 'o' }
  7144. };
  7145. static xtensa_arg_internal Iclass_xt_iclass_iitlb_args[] = {
  7146. { { 4 /* ars */ }, 'i' }
  7147. };
  7148. static xtensa_arg_internal Iclass_xt_iclass_iitlb_stateArgs[] = {
  7149. { { STATE_PSEXCM }, 'i' },
  7150. { { STATE_PSRING }, 'i' }
  7151. };
  7152. static xtensa_arg_internal Iclass_xt_iclass_ritlb_args[] = {
  7153. { { 6 /* art */ }, 'o' },
  7154. { { 4 /* ars */ }, 'i' }
  7155. };
  7156. static xtensa_arg_internal Iclass_xt_iclass_ritlb_stateArgs[] = {
  7157. { { STATE_PSEXCM }, 'i' },
  7158. { { STATE_PSRING }, 'i' }
  7159. };
  7160. static xtensa_arg_internal Iclass_xt_iclass_witlb_args[] = {
  7161. { { 6 /* art */ }, 'i' },
  7162. { { 4 /* ars */ }, 'i' }
  7163. };
  7164. static xtensa_arg_internal Iclass_xt_iclass_witlb_stateArgs[] = {
  7165. { { STATE_PSEXCM }, 'i' },
  7166. { { STATE_PSRING }, 'i' }
  7167. };
  7168. static xtensa_arg_internal Iclass_xt_iclass_ldpte_stateArgs[] = {
  7169. { { STATE_PTBASE }, 'i' },
  7170. { { STATE_EXCVADDR }, 'i' }
  7171. };
  7172. static xtensa_arg_internal Iclass_xt_iclass_hwwitlba_stateArgs[] = {
  7173. { { STATE_EXCVADDR }, 'i' }
  7174. };
  7175. static xtensa_arg_internal Iclass_xt_iclass_hwwdtlba_stateArgs[] = {
  7176. { { STATE_EXCVADDR }, 'i' }
  7177. };
  7178. static xtensa_arg_internal Iclass_xt_iclass_rsr_cpenable_args[] = {
  7179. { { 6 /* art */ }, 'o' }
  7180. };
  7181. static xtensa_arg_internal Iclass_xt_iclass_rsr_cpenable_stateArgs[] = {
  7182. { { STATE_PSEXCM }, 'i' },
  7183. { { STATE_PSRING }, 'i' },
  7184. { { STATE_CPENABLE }, 'i' }
  7185. };
  7186. static xtensa_arg_internal Iclass_xt_iclass_wsr_cpenable_args[] = {
  7187. { { 6 /* art */ }, 'i' }
  7188. };
  7189. static xtensa_arg_internal Iclass_xt_iclass_wsr_cpenable_stateArgs[] = {
  7190. { { STATE_PSEXCM }, 'i' },
  7191. { { STATE_PSRING }, 'i' },
  7192. { { STATE_CPENABLE }, 'o' }
  7193. };
  7194. static xtensa_arg_internal Iclass_xt_iclass_xsr_cpenable_args[] = {
  7195. { { 6 /* art */ }, 'm' }
  7196. };
  7197. static xtensa_arg_internal Iclass_xt_iclass_xsr_cpenable_stateArgs[] = {
  7198. { { STATE_PSEXCM }, 'i' },
  7199. { { STATE_PSRING }, 'i' },
  7200. { { STATE_CPENABLE }, 'm' }
  7201. };
  7202. static xtensa_arg_internal Iclass_xt_iclass_clamp_args[] = {
  7203. { { 3 /* arr */ }, 'o' },
  7204. { { 4 /* ars */ }, 'i' },
  7205. { { 58 /* tp7 */ }, 'i' }
  7206. };
  7207. static xtensa_arg_internal Iclass_xt_iclass_minmax_args[] = {
  7208. { { 3 /* arr */ }, 'o' },
  7209. { { 4 /* ars */ }, 'i' },
  7210. { { 6 /* art */ }, 'i' }
  7211. };
  7212. static xtensa_arg_internal Iclass_xt_iclass_nsa_args[] = {
  7213. { { 6 /* art */ }, 'o' },
  7214. { { 4 /* ars */ }, 'i' }
  7215. };
  7216. static xtensa_arg_internal Iclass_xt_iclass_sx_args[] = {
  7217. { { 3 /* arr */ }, 'o' },
  7218. { { 4 /* ars */ }, 'i' },
  7219. { { 58 /* tp7 */ }, 'i' }
  7220. };
  7221. static xtensa_arg_internal Iclass_xt_iclass_l32ai_args[] = {
  7222. { { 6 /* art */ }, 'o' },
  7223. { { 4 /* ars */ }, 'i' },
  7224. { { 21 /* uimm8x4 */ }, 'i' }
  7225. };
  7226. static xtensa_arg_internal Iclass_xt_iclass_s32ri_args[] = {
  7227. { { 6 /* art */ }, 'i' },
  7228. { { 4 /* ars */ }, 'i' },
  7229. { { 21 /* uimm8x4 */ }, 'i' }
  7230. };
  7231. static xtensa_arg_internal Iclass_xt_iclass_s32c1i_args[] = {
  7232. { { 6 /* art */ }, 'm' },
  7233. { { 4 /* ars */ }, 'i' },
  7234. { { 21 /* uimm8x4 */ }, 'i' }
  7235. };
  7236. static xtensa_arg_internal Iclass_xt_iclass_s32c1i_stateArgs[] = {
  7237. { { STATE_SCOMPARE1 }, 'i' },
  7238. { { STATE_SCOMPARE1 }, 'i' }
  7239. };
  7240. static xtensa_arg_internal Iclass_xt_iclass_rsr_scompare1_args[] = {
  7241. { { 6 /* art */ }, 'o' }
  7242. };
  7243. static xtensa_arg_internal Iclass_xt_iclass_rsr_scompare1_stateArgs[] = {
  7244. { { STATE_SCOMPARE1 }, 'i' }
  7245. };
  7246. static xtensa_arg_internal Iclass_xt_iclass_wsr_scompare1_args[] = {
  7247. { { 6 /* art */ }, 'i' }
  7248. };
  7249. static xtensa_arg_internal Iclass_xt_iclass_wsr_scompare1_stateArgs[] = {
  7250. { { STATE_SCOMPARE1 }, 'o' }
  7251. };
  7252. static xtensa_arg_internal Iclass_xt_iclass_xsr_scompare1_args[] = {
  7253. { { 6 /* art */ }, 'm' }
  7254. };
  7255. static xtensa_arg_internal Iclass_xt_iclass_xsr_scompare1_stateArgs[] = {
  7256. { { STATE_SCOMPARE1 }, 'm' }
  7257. };
  7258. static xtensa_arg_internal Iclass_xt_iclass_div_args[] = {
  7259. { { 3 /* arr */ }, 'o' },
  7260. { { 4 /* ars */ }, 'i' },
  7261. { { 6 /* art */ }, 'i' }
  7262. };
  7263. static xtensa_arg_internal Iclass_xt_mul32_args[] = {
  7264. { { 3 /* arr */ }, 'o' },
  7265. { { 4 /* ars */ }, 'i' },
  7266. { { 6 /* art */ }, 'i' }
  7267. };
  7268. static xtensa_arg_internal Iclass_rur_fcr_args[] = {
  7269. { { 3 /* arr */ }, 'o' }
  7270. };
  7271. static xtensa_arg_internal Iclass_rur_fcr_stateArgs[] = {
  7272. { { STATE_RoundMode }, 'i' },
  7273. { { STATE_InvalidEnable }, 'i' },
  7274. { { STATE_DivZeroEnable }, 'i' },
  7275. { { STATE_OverflowEnable }, 'i' },
  7276. { { STATE_UnderflowEnable }, 'i' },
  7277. { { STATE_InexactEnable }, 'i' },
  7278. { { STATE_FPreserved20 }, 'i' },
  7279. { { STATE_FPreserved5 }, 'i' },
  7280. { { STATE_CPENABLE }, 'i' }
  7281. };
  7282. static xtensa_arg_internal Iclass_wur_fcr_args[] = {
  7283. { { 6 /* art */ }, 'i' }
  7284. };
  7285. static xtensa_arg_internal Iclass_wur_fcr_stateArgs[] = {
  7286. { { STATE_RoundMode }, 'o' },
  7287. { { STATE_InvalidEnable }, 'o' },
  7288. { { STATE_DivZeroEnable }, 'o' },
  7289. { { STATE_OverflowEnable }, 'o' },
  7290. { { STATE_UnderflowEnable }, 'o' },
  7291. { { STATE_InexactEnable }, 'o' },
  7292. { { STATE_FPreserved20 }, 'o' },
  7293. { { STATE_FPreserved5 }, 'o' },
  7294. { { STATE_CPENABLE }, 'i' }
  7295. };
  7296. static xtensa_arg_internal Iclass_rur_fsr_args[] = {
  7297. { { 3 /* arr */ }, 'o' }
  7298. };
  7299. static xtensa_arg_internal Iclass_rur_fsr_stateArgs[] = {
  7300. { { STATE_InvalidFlag }, 'i' },
  7301. { { STATE_DivZeroFlag }, 'i' },
  7302. { { STATE_OverflowFlag }, 'i' },
  7303. { { STATE_UnderflowFlag }, 'i' },
  7304. { { STATE_InexactFlag }, 'i' },
  7305. { { STATE_FPreserved20a }, 'i' },
  7306. { { STATE_FPreserved7 }, 'i' },
  7307. { { STATE_CPENABLE }, 'i' }
  7308. };
  7309. static xtensa_arg_internal Iclass_wur_fsr_args[] = {
  7310. { { 6 /* art */ }, 'i' }
  7311. };
  7312. static xtensa_arg_internal Iclass_wur_fsr_stateArgs[] = {
  7313. { { STATE_InvalidFlag }, 'o' },
  7314. { { STATE_DivZeroFlag }, 'o' },
  7315. { { STATE_OverflowFlag }, 'o' },
  7316. { { STATE_UnderflowFlag }, 'o' },
  7317. { { STATE_InexactFlag }, 'o' },
  7318. { { STATE_FPreserved20a }, 'o' },
  7319. { { STATE_FPreserved7 }, 'o' },
  7320. { { STATE_CPENABLE }, 'i' }
  7321. };
  7322. static xtensa_arg_internal Iclass_fp_args[] = {
  7323. { { 62 /* frr */ }, 'o' },
  7324. { { 63 /* frs */ }, 'i' },
  7325. { { 64 /* frt */ }, 'i' }
  7326. };
  7327. static xtensa_arg_internal Iclass_fp_stateArgs[] = {
  7328. { { STATE_RoundMode }, 'i' },
  7329. { { STATE_CPENABLE }, 'i' }
  7330. };
  7331. static xtensa_arg_internal Iclass_fp_mac_args[] = {
  7332. { { 62 /* frr */ }, 'm' },
  7333. { { 63 /* frs */ }, 'i' },
  7334. { { 64 /* frt */ }, 'i' }
  7335. };
  7336. static xtensa_arg_internal Iclass_fp_mac_stateArgs[] = {
  7337. { { STATE_RoundMode }, 'i' },
  7338. { { STATE_CPENABLE }, 'i' }
  7339. };
  7340. static xtensa_arg_internal Iclass_fp_cmov_args[] = {
  7341. { { 62 /* frr */ }, 'm' },
  7342. { { 63 /* frs */ }, 'i' },
  7343. { { 42 /* bt */ }, 'i' }
  7344. };
  7345. static xtensa_arg_internal Iclass_fp_cmov_stateArgs[] = {
  7346. { { STATE_CPENABLE }, 'i' }
  7347. };
  7348. static xtensa_arg_internal Iclass_fp_mov_args[] = {
  7349. { { 62 /* frr */ }, 'm' },
  7350. { { 63 /* frs */ }, 'i' },
  7351. { { 6 /* art */ }, 'i' }
  7352. };
  7353. static xtensa_arg_internal Iclass_fp_mov_stateArgs[] = {
  7354. { { STATE_CPENABLE }, 'i' }
  7355. };
  7356. static xtensa_arg_internal Iclass_fp_mov2_args[] = {
  7357. { { 62 /* frr */ }, 'o' },
  7358. { { 63 /* frs */ }, 'i' }
  7359. };
  7360. static xtensa_arg_internal Iclass_fp_mov2_stateArgs[] = {
  7361. { { STATE_CPENABLE }, 'i' }
  7362. };
  7363. static xtensa_arg_internal Iclass_fp_cmp_args[] = {
  7364. { { 44 /* br */ }, 'o' },
  7365. { { 63 /* frs */ }, 'i' },
  7366. { { 64 /* frt */ }, 'i' }
  7367. };
  7368. static xtensa_arg_internal Iclass_fp_cmp_stateArgs[] = {
  7369. { { STATE_CPENABLE }, 'i' }
  7370. };
  7371. static xtensa_arg_internal Iclass_fp_float_args[] = {
  7372. { { 62 /* frr */ }, 'o' },
  7373. { { 4 /* ars */ }, 'i' },
  7374. { { 65 /* t */ }, 'i' }
  7375. };
  7376. static xtensa_arg_internal Iclass_fp_float_stateArgs[] = {
  7377. { { STATE_RoundMode }, 'i' },
  7378. { { STATE_CPENABLE }, 'i' }
  7379. };
  7380. static xtensa_arg_internal Iclass_fp_int_args[] = {
  7381. { { 3 /* arr */ }, 'o' },
  7382. { { 63 /* frs */ }, 'i' },
  7383. { { 65 /* t */ }, 'i' }
  7384. };
  7385. static xtensa_arg_internal Iclass_fp_int_stateArgs[] = {
  7386. { { STATE_CPENABLE }, 'i' }
  7387. };
  7388. static xtensa_arg_internal Iclass_fp_rfr_args[] = {
  7389. { { 3 /* arr */ }, 'o' },
  7390. { { 63 /* frs */ }, 'i' }
  7391. };
  7392. static xtensa_arg_internal Iclass_fp_rfr_stateArgs[] = {
  7393. { { STATE_CPENABLE }, 'i' }
  7394. };
  7395. static xtensa_arg_internal Iclass_fp_wfr_args[] = {
  7396. { { 62 /* frr */ }, 'o' },
  7397. { { 4 /* ars */ }, 'i' }
  7398. };
  7399. static xtensa_arg_internal Iclass_fp_wfr_stateArgs[] = {
  7400. { { STATE_CPENABLE }, 'i' }
  7401. };
  7402. static xtensa_arg_internal Iclass_fp_lsi_args[] = {
  7403. { { 64 /* frt */ }, 'o' },
  7404. { { 4 /* ars */ }, 'i' },
  7405. { { 61 /* cimm8x4 */ }, 'i' }
  7406. };
  7407. static xtensa_arg_internal Iclass_fp_lsi_stateArgs[] = {
  7408. { { STATE_CPENABLE }, 'i' }
  7409. };
  7410. static xtensa_arg_internal Iclass_fp_lsiu_args[] = {
  7411. { { 64 /* frt */ }, 'o' },
  7412. { { 4 /* ars */ }, 'm' },
  7413. { { 61 /* cimm8x4 */ }, 'i' }
  7414. };
  7415. static xtensa_arg_internal Iclass_fp_lsiu_stateArgs[] = {
  7416. { { STATE_CPENABLE }, 'i' }
  7417. };
  7418. static xtensa_arg_internal Iclass_fp_lsx_args[] = {
  7419. { { 62 /* frr */ }, 'o' },
  7420. { { 4 /* ars */ }, 'i' },
  7421. { { 6 /* art */ }, 'i' }
  7422. };
  7423. static xtensa_arg_internal Iclass_fp_lsx_stateArgs[] = {
  7424. { { STATE_CPENABLE }, 'i' }
  7425. };
  7426. static xtensa_arg_internal Iclass_fp_lsxu_args[] = {
  7427. { { 62 /* frr */ }, 'o' },
  7428. { { 4 /* ars */ }, 'm' },
  7429. { { 6 /* art */ }, 'i' }
  7430. };
  7431. static xtensa_arg_internal Iclass_fp_lsxu_stateArgs[] = {
  7432. { { STATE_CPENABLE }, 'i' }
  7433. };
  7434. static xtensa_arg_internal Iclass_fp_ssi_args[] = {
  7435. { { 64 /* frt */ }, 'i' },
  7436. { { 4 /* ars */ }, 'i' },
  7437. { { 61 /* cimm8x4 */ }, 'i' }
  7438. };
  7439. static xtensa_arg_internal Iclass_fp_ssi_stateArgs[] = {
  7440. { { STATE_CPENABLE }, 'i' }
  7441. };
  7442. static xtensa_arg_internal Iclass_fp_ssiu_args[] = {
  7443. { { 64 /* frt */ }, 'i' },
  7444. { { 4 /* ars */ }, 'm' },
  7445. { { 61 /* cimm8x4 */ }, 'i' }
  7446. };
  7447. static xtensa_arg_internal Iclass_fp_ssiu_stateArgs[] = {
  7448. { { STATE_CPENABLE }, 'i' }
  7449. };
  7450. static xtensa_arg_internal Iclass_fp_ssx_args[] = {
  7451. { { 62 /* frr */ }, 'i' },
  7452. { { 4 /* ars */ }, 'i' },
  7453. { { 6 /* art */ }, 'i' }
  7454. };
  7455. static xtensa_arg_internal Iclass_fp_ssx_stateArgs[] = {
  7456. { { STATE_CPENABLE }, 'i' }
  7457. };
  7458. static xtensa_arg_internal Iclass_fp_ssxu_args[] = {
  7459. { { 62 /* frr */ }, 'i' },
  7460. { { 4 /* ars */ }, 'm' },
  7461. { { 6 /* art */ }, 'i' }
  7462. };
  7463. static xtensa_arg_internal Iclass_fp_ssxu_stateArgs[] = {
  7464. { { STATE_CPENABLE }, 'i' }
  7465. };
  7466. static xtensa_arg_internal Iclass_xt_iclass_wb18_0_args[] = {
  7467. { { 4 /* ars */ }, 'i' },
  7468. { { 60 /* xt_wbr18_label */ }, 'i' }
  7469. };
  7470. static xtensa_arg_internal Iclass_xt_iclass_wb18_1_args[] = {
  7471. { { 4 /* ars */ }, 'i' },
  7472. { { 17 /* b4const */ }, 'i' },
  7473. { { 60 /* xt_wbr18_label */ }, 'i' }
  7474. };
  7475. static xtensa_arg_internal Iclass_xt_iclass_wb18_2_args[] = {
  7476. { { 4 /* ars */ }, 'i' },
  7477. { { 18 /* b4constu */ }, 'i' },
  7478. { { 60 /* xt_wbr18_label */ }, 'i' }
  7479. };
  7480. static xtensa_arg_internal Iclass_xt_iclass_wb18_3_args[] = {
  7481. { { 4 /* ars */ }, 'i' },
  7482. { { 67 /* bbi */ }, 'i' },
  7483. { { 60 /* xt_wbr18_label */ }, 'i' }
  7484. };
  7485. static xtensa_arg_internal Iclass_xt_iclass_wb18_4_args[] = {
  7486. { { 4 /* ars */ }, 'i' },
  7487. { { 6 /* art */ }, 'i' },
  7488. { { 60 /* xt_wbr18_label */ }, 'i' }
  7489. };
  7490. static xtensa_iclass_internal iclasses[] = {
  7491. { 0, 0 /* xt_iclass_excw */,
  7492. 0, 0, 0, 0 },
  7493. { 0, 0 /* xt_iclass_rfe */,
  7494. 3, Iclass_xt_iclass_rfe_stateArgs, 0, 0 },
  7495. { 0, 0 /* xt_iclass_rfde */,
  7496. 3, Iclass_xt_iclass_rfde_stateArgs, 0, 0 },
  7497. { 0, 0 /* xt_iclass_syscall */,
  7498. 0, 0, 0, 0 },
  7499. { 0, 0 /* xt_iclass_simcall */,
  7500. 0, 0, 0, 0 },
  7501. { 2, Iclass_xt_iclass_call12_args,
  7502. 1, Iclass_xt_iclass_call12_stateArgs, 0, 0 },
  7503. { 2, Iclass_xt_iclass_call8_args,
  7504. 1, Iclass_xt_iclass_call8_stateArgs, 0, 0 },
  7505. { 2, Iclass_xt_iclass_call4_args,
  7506. 1, Iclass_xt_iclass_call4_stateArgs, 0, 0 },
  7507. { 2, Iclass_xt_iclass_callx12_args,
  7508. 1, Iclass_xt_iclass_callx12_stateArgs, 0, 0 },
  7509. { 2, Iclass_xt_iclass_callx8_args,
  7510. 1, Iclass_xt_iclass_callx8_stateArgs, 0, 0 },
  7511. { 2, Iclass_xt_iclass_callx4_args,
  7512. 1, Iclass_xt_iclass_callx4_stateArgs, 0, 0 },
  7513. { 3, Iclass_xt_iclass_entry_args,
  7514. 5, Iclass_xt_iclass_entry_stateArgs, 0, 0 },
  7515. { 2, Iclass_xt_iclass_movsp_args,
  7516. 2, Iclass_xt_iclass_movsp_stateArgs, 0, 0 },
  7517. { 1, Iclass_xt_iclass_rotw_args,
  7518. 3, Iclass_xt_iclass_rotw_stateArgs, 0, 0 },
  7519. { 1, Iclass_xt_iclass_retw_args,
  7520. 4, Iclass_xt_iclass_retw_stateArgs, 0, 0 },
  7521. { 0, 0 /* xt_iclass_rfwou */,
  7522. 6, Iclass_xt_iclass_rfwou_stateArgs, 0, 0 },
  7523. { 3, Iclass_xt_iclass_l32e_args,
  7524. 2, Iclass_xt_iclass_l32e_stateArgs, 0, 0 },
  7525. { 3, Iclass_xt_iclass_s32e_args,
  7526. 2, Iclass_xt_iclass_s32e_stateArgs, 0, 0 },
  7527. { 1, Iclass_xt_iclass_rsr_windowbase_args,
  7528. 3, Iclass_xt_iclass_rsr_windowbase_stateArgs, 0, 0 },
  7529. { 1, Iclass_xt_iclass_wsr_windowbase_args,
  7530. 3, Iclass_xt_iclass_wsr_windowbase_stateArgs, 0, 0 },
  7531. { 1, Iclass_xt_iclass_xsr_windowbase_args,
  7532. 3, Iclass_xt_iclass_xsr_windowbase_stateArgs, 0, 0 },
  7533. { 1, Iclass_xt_iclass_rsr_windowstart_args,
  7534. 3, Iclass_xt_iclass_rsr_windowstart_stateArgs, 0, 0 },
  7535. { 1, Iclass_xt_iclass_wsr_windowstart_args,
  7536. 3, Iclass_xt_iclass_wsr_windowstart_stateArgs, 0, 0 },
  7537. { 1, Iclass_xt_iclass_xsr_windowstart_args,
  7538. 3, Iclass_xt_iclass_xsr_windowstart_stateArgs, 0, 0 },
  7539. { 3, Iclass_xt_iclass_add_n_args,
  7540. 0, 0, 0, 0 },
  7541. { 3, Iclass_xt_iclass_addi_n_args,
  7542. 0, 0, 0, 0 },
  7543. { 2, Iclass_xt_iclass_bz6_args,
  7544. 0, 0, 0, 0 },
  7545. { 0, 0 /* xt_iclass_ill_n */,
  7546. 0, 0, 0, 0 },
  7547. { 3, Iclass_xt_iclass_loadi4_args,
  7548. 0, 0, 0, 0 },
  7549. { 2, Iclass_xt_iclass_mov_n_args,
  7550. 0, 0, 0, 0 },
  7551. { 2, Iclass_xt_iclass_movi_n_args,
  7552. 0, 0, 0, 0 },
  7553. { 0, 0 /* xt_iclass_nopn */,
  7554. 0, 0, 0, 0 },
  7555. { 1, Iclass_xt_iclass_retn_args,
  7556. 0, 0, 0, 0 },
  7557. { 3, Iclass_xt_iclass_storei4_args,
  7558. 0, 0, 0, 0 },
  7559. { 1, Iclass_rur_threadptr_args,
  7560. 1, Iclass_rur_threadptr_stateArgs, 0, 0 },
  7561. { 1, Iclass_wur_threadptr_args,
  7562. 1, Iclass_wur_threadptr_stateArgs, 0, 0 },
  7563. { 3, Iclass_xt_iclass_addi_args,
  7564. 0, 0, 0, 0 },
  7565. { 3, Iclass_xt_iclass_addmi_args,
  7566. 0, 0, 0, 0 },
  7567. { 3, Iclass_xt_iclass_addsub_args,
  7568. 0, 0, 0, 0 },
  7569. { 3, Iclass_xt_iclass_bit_args,
  7570. 0, 0, 0, 0 },
  7571. { 3, Iclass_xt_iclass_bsi8_args,
  7572. 0, 0, 0, 0 },
  7573. { 3, Iclass_xt_iclass_bsi8b_args,
  7574. 0, 0, 0, 0 },
  7575. { 3, Iclass_xt_iclass_bsi8u_args,
  7576. 0, 0, 0, 0 },
  7577. { 3, Iclass_xt_iclass_bst8_args,
  7578. 0, 0, 0, 0 },
  7579. { 2, Iclass_xt_iclass_bsz12_args,
  7580. 0, 0, 0, 0 },
  7581. { 2, Iclass_xt_iclass_call0_args,
  7582. 0, 0, 0, 0 },
  7583. { 2, Iclass_xt_iclass_callx0_args,
  7584. 0, 0, 0, 0 },
  7585. { 4, Iclass_xt_iclass_exti_args,
  7586. 0, 0, 0, 0 },
  7587. { 0, 0 /* xt_iclass_ill */,
  7588. 0, 0, 0, 0 },
  7589. { 1, Iclass_xt_iclass_jump_args,
  7590. 0, 0, 0, 0 },
  7591. { 1, Iclass_xt_iclass_jumpx_args,
  7592. 0, 0, 0, 0 },
  7593. { 3, Iclass_xt_iclass_l16ui_args,
  7594. 0, 0, 0, 0 },
  7595. { 3, Iclass_xt_iclass_l16si_args,
  7596. 0, 0, 0, 0 },
  7597. { 3, Iclass_xt_iclass_l32i_args,
  7598. 0, 0, 0, 0 },
  7599. { 2, Iclass_xt_iclass_l32r_args,
  7600. 2, Iclass_xt_iclass_l32r_stateArgs, 0, 0 },
  7601. { 3, Iclass_xt_iclass_l8i_args,
  7602. 0, 0, 0, 0 },
  7603. { 2, Iclass_xt_iclass_loop_args,
  7604. 3, Iclass_xt_iclass_loop_stateArgs, 0, 0 },
  7605. { 2, Iclass_xt_iclass_loopz_args,
  7606. 3, Iclass_xt_iclass_loopz_stateArgs, 0, 0 },
  7607. { 2, Iclass_xt_iclass_movi_args,
  7608. 0, 0, 0, 0 },
  7609. { 3, Iclass_xt_iclass_movz_args,
  7610. 0, 0, 0, 0 },
  7611. { 2, Iclass_xt_iclass_neg_args,
  7612. 0, 0, 0, 0 },
  7613. { 0, 0 /* xt_iclass_nop */,
  7614. 0, 0, 0, 0 },
  7615. { 1, Iclass_xt_iclass_return_args,
  7616. 0, 0, 0, 0 },
  7617. { 3, Iclass_xt_iclass_s16i_args,
  7618. 0, 0, 0, 0 },
  7619. { 3, Iclass_xt_iclass_s32i_args,
  7620. 0, 0, 0, 0 },
  7621. { 3, Iclass_xt_iclass_s8i_args,
  7622. 0, 0, 0, 0 },
  7623. { 1, Iclass_xt_iclass_sar_args,
  7624. 1, Iclass_xt_iclass_sar_stateArgs, 0, 0 },
  7625. { 1, Iclass_xt_iclass_sari_args,
  7626. 1, Iclass_xt_iclass_sari_stateArgs, 0, 0 },
  7627. { 2, Iclass_xt_iclass_shifts_args,
  7628. 1, Iclass_xt_iclass_shifts_stateArgs, 0, 0 },
  7629. { 3, Iclass_xt_iclass_shiftst_args,
  7630. 1, Iclass_xt_iclass_shiftst_stateArgs, 0, 0 },
  7631. { 2, Iclass_xt_iclass_shiftt_args,
  7632. 1, Iclass_xt_iclass_shiftt_stateArgs, 0, 0 },
  7633. { 3, Iclass_xt_iclass_slli_args,
  7634. 0, 0, 0, 0 },
  7635. { 3, Iclass_xt_iclass_srai_args,
  7636. 0, 0, 0, 0 },
  7637. { 3, Iclass_xt_iclass_srli_args,
  7638. 0, 0, 0, 0 },
  7639. { 0, 0 /* xt_iclass_memw */,
  7640. 0, 0, 0, 0 },
  7641. { 0, 0 /* xt_iclass_extw */,
  7642. 0, 0, 0, 0 },
  7643. { 0, 0 /* xt_iclass_isync */,
  7644. 0, 0, 0, 0 },
  7645. { 0, 0 /* xt_iclass_sync */,
  7646. 1, Iclass_xt_iclass_sync_stateArgs, 0, 0 },
  7647. { 2, Iclass_xt_iclass_rsil_args,
  7648. 7, Iclass_xt_iclass_rsil_stateArgs, 0, 0 },
  7649. { 1, Iclass_xt_iclass_rsr_lend_args,
  7650. 1, Iclass_xt_iclass_rsr_lend_stateArgs, 0, 0 },
  7651. { 1, Iclass_xt_iclass_wsr_lend_args,
  7652. 1, Iclass_xt_iclass_wsr_lend_stateArgs, 0, 0 },
  7653. { 1, Iclass_xt_iclass_xsr_lend_args,
  7654. 1, Iclass_xt_iclass_xsr_lend_stateArgs, 0, 0 },
  7655. { 1, Iclass_xt_iclass_rsr_lcount_args,
  7656. 1, Iclass_xt_iclass_rsr_lcount_stateArgs, 0, 0 },
  7657. { 1, Iclass_xt_iclass_wsr_lcount_args,
  7658. 2, Iclass_xt_iclass_wsr_lcount_stateArgs, 0, 0 },
  7659. { 1, Iclass_xt_iclass_xsr_lcount_args,
  7660. 2, Iclass_xt_iclass_xsr_lcount_stateArgs, 0, 0 },
  7661. { 1, Iclass_xt_iclass_rsr_lbeg_args,
  7662. 1, Iclass_xt_iclass_rsr_lbeg_stateArgs, 0, 0 },
  7663. { 1, Iclass_xt_iclass_wsr_lbeg_args,
  7664. 1, Iclass_xt_iclass_wsr_lbeg_stateArgs, 0, 0 },
  7665. { 1, Iclass_xt_iclass_xsr_lbeg_args,
  7666. 1, Iclass_xt_iclass_xsr_lbeg_stateArgs, 0, 0 },
  7667. { 1, Iclass_xt_iclass_rsr_sar_args,
  7668. 1, Iclass_xt_iclass_rsr_sar_stateArgs, 0, 0 },
  7669. { 1, Iclass_xt_iclass_wsr_sar_args,
  7670. 2, Iclass_xt_iclass_wsr_sar_stateArgs, 0, 0 },
  7671. { 1, Iclass_xt_iclass_xsr_sar_args,
  7672. 1, Iclass_xt_iclass_xsr_sar_stateArgs, 0, 0 },
  7673. { 1, Iclass_xt_iclass_rsr_litbase_args,
  7674. 2, Iclass_xt_iclass_rsr_litbase_stateArgs, 0, 0 },
  7675. { 1, Iclass_xt_iclass_wsr_litbase_args,
  7676. 2, Iclass_xt_iclass_wsr_litbase_stateArgs, 0, 0 },
  7677. { 1, Iclass_xt_iclass_xsr_litbase_args,
  7678. 2, Iclass_xt_iclass_xsr_litbase_stateArgs, 0, 0 },
  7679. { 1, Iclass_xt_iclass_rsr_176_args,
  7680. 2, Iclass_xt_iclass_rsr_176_stateArgs, 0, 0 },
  7681. { 1, Iclass_xt_iclass_rsr_208_args,
  7682. 2, Iclass_xt_iclass_rsr_208_stateArgs, 0, 0 },
  7683. { 1, Iclass_xt_iclass_rsr_ps_args,
  7684. 7, Iclass_xt_iclass_rsr_ps_stateArgs, 0, 0 },
  7685. { 1, Iclass_xt_iclass_wsr_ps_args,
  7686. 7, Iclass_xt_iclass_wsr_ps_stateArgs, 0, 0 },
  7687. { 1, Iclass_xt_iclass_xsr_ps_args,
  7688. 7, Iclass_xt_iclass_xsr_ps_stateArgs, 0, 0 },
  7689. { 1, Iclass_xt_iclass_rsr_epc1_args,
  7690. 3, Iclass_xt_iclass_rsr_epc1_stateArgs, 0, 0 },
  7691. { 1, Iclass_xt_iclass_wsr_epc1_args,
  7692. 3, Iclass_xt_iclass_wsr_epc1_stateArgs, 0, 0 },
  7693. { 1, Iclass_xt_iclass_xsr_epc1_args,
  7694. 3, Iclass_xt_iclass_xsr_epc1_stateArgs, 0, 0 },
  7695. { 1, Iclass_xt_iclass_rsr_excsave1_args,
  7696. 3, Iclass_xt_iclass_rsr_excsave1_stateArgs, 0, 0 },
  7697. { 1, Iclass_xt_iclass_wsr_excsave1_args,
  7698. 3, Iclass_xt_iclass_wsr_excsave1_stateArgs, 0, 0 },
  7699. { 1, Iclass_xt_iclass_xsr_excsave1_args,
  7700. 3, Iclass_xt_iclass_xsr_excsave1_stateArgs, 0, 0 },
  7701. { 1, Iclass_xt_iclass_rsr_epc2_args,
  7702. 3, Iclass_xt_iclass_rsr_epc2_stateArgs, 0, 0 },
  7703. { 1, Iclass_xt_iclass_wsr_epc2_args,
  7704. 3, Iclass_xt_iclass_wsr_epc2_stateArgs, 0, 0 },
  7705. { 1, Iclass_xt_iclass_xsr_epc2_args,
  7706. 3, Iclass_xt_iclass_xsr_epc2_stateArgs, 0, 0 },
  7707. { 1, Iclass_xt_iclass_rsr_excsave2_args,
  7708. 3, Iclass_xt_iclass_rsr_excsave2_stateArgs, 0, 0 },
  7709. { 1, Iclass_xt_iclass_wsr_excsave2_args,
  7710. 3, Iclass_xt_iclass_wsr_excsave2_stateArgs, 0, 0 },
  7711. { 1, Iclass_xt_iclass_xsr_excsave2_args,
  7712. 3, Iclass_xt_iclass_xsr_excsave2_stateArgs, 0, 0 },
  7713. { 1, Iclass_xt_iclass_rsr_epc3_args,
  7714. 3, Iclass_xt_iclass_rsr_epc3_stateArgs, 0, 0 },
  7715. { 1, Iclass_xt_iclass_wsr_epc3_args,
  7716. 3, Iclass_xt_iclass_wsr_epc3_stateArgs, 0, 0 },
  7717. { 1, Iclass_xt_iclass_xsr_epc3_args,
  7718. 3, Iclass_xt_iclass_xsr_epc3_stateArgs, 0, 0 },
  7719. { 1, Iclass_xt_iclass_rsr_excsave3_args,
  7720. 3, Iclass_xt_iclass_rsr_excsave3_stateArgs, 0, 0 },
  7721. { 1, Iclass_xt_iclass_wsr_excsave3_args,
  7722. 3, Iclass_xt_iclass_wsr_excsave3_stateArgs, 0, 0 },
  7723. { 1, Iclass_xt_iclass_xsr_excsave3_args,
  7724. 3, Iclass_xt_iclass_xsr_excsave3_stateArgs, 0, 0 },
  7725. { 1, Iclass_xt_iclass_rsr_epc4_args,
  7726. 3, Iclass_xt_iclass_rsr_epc4_stateArgs, 0, 0 },
  7727. { 1, Iclass_xt_iclass_wsr_epc4_args,
  7728. 3, Iclass_xt_iclass_wsr_epc4_stateArgs, 0, 0 },
  7729. { 1, Iclass_xt_iclass_xsr_epc4_args,
  7730. 3, Iclass_xt_iclass_xsr_epc4_stateArgs, 0, 0 },
  7731. { 1, Iclass_xt_iclass_rsr_excsave4_args,
  7732. 3, Iclass_xt_iclass_rsr_excsave4_stateArgs, 0, 0 },
  7733. { 1, Iclass_xt_iclass_wsr_excsave4_args,
  7734. 3, Iclass_xt_iclass_wsr_excsave4_stateArgs, 0, 0 },
  7735. { 1, Iclass_xt_iclass_xsr_excsave4_args,
  7736. 3, Iclass_xt_iclass_xsr_excsave4_stateArgs, 0, 0 },
  7737. { 1, Iclass_xt_iclass_rsr_epc5_args,
  7738. 3, Iclass_xt_iclass_rsr_epc5_stateArgs, 0, 0 },
  7739. { 1, Iclass_xt_iclass_wsr_epc5_args,
  7740. 3, Iclass_xt_iclass_wsr_epc5_stateArgs, 0, 0 },
  7741. { 1, Iclass_xt_iclass_xsr_epc5_args,
  7742. 3, Iclass_xt_iclass_xsr_epc5_stateArgs, 0, 0 },
  7743. { 1, Iclass_xt_iclass_rsr_excsave5_args,
  7744. 3, Iclass_xt_iclass_rsr_excsave5_stateArgs, 0, 0 },
  7745. { 1, Iclass_xt_iclass_wsr_excsave5_args,
  7746. 3, Iclass_xt_iclass_wsr_excsave5_stateArgs, 0, 0 },
  7747. { 1, Iclass_xt_iclass_xsr_excsave5_args,
  7748. 3, Iclass_xt_iclass_xsr_excsave5_stateArgs, 0, 0 },
  7749. { 1, Iclass_xt_iclass_rsr_epc6_args,
  7750. 3, Iclass_xt_iclass_rsr_epc6_stateArgs, 0, 0 },
  7751. { 1, Iclass_xt_iclass_wsr_epc6_args,
  7752. 3, Iclass_xt_iclass_wsr_epc6_stateArgs, 0, 0 },
  7753. { 1, Iclass_xt_iclass_xsr_epc6_args,
  7754. 3, Iclass_xt_iclass_xsr_epc6_stateArgs, 0, 0 },
  7755. { 1, Iclass_xt_iclass_rsr_excsave6_args,
  7756. 3, Iclass_xt_iclass_rsr_excsave6_stateArgs, 0, 0 },
  7757. { 1, Iclass_xt_iclass_wsr_excsave6_args,
  7758. 3, Iclass_xt_iclass_wsr_excsave6_stateArgs, 0, 0 },
  7759. { 1, Iclass_xt_iclass_xsr_excsave6_args,
  7760. 3, Iclass_xt_iclass_xsr_excsave6_stateArgs, 0, 0 },
  7761. { 1, Iclass_xt_iclass_rsr_epc7_args,
  7762. 3, Iclass_xt_iclass_rsr_epc7_stateArgs, 0, 0 },
  7763. { 1, Iclass_xt_iclass_wsr_epc7_args,
  7764. 3, Iclass_xt_iclass_wsr_epc7_stateArgs, 0, 0 },
  7765. { 1, Iclass_xt_iclass_xsr_epc7_args,
  7766. 3, Iclass_xt_iclass_xsr_epc7_stateArgs, 0, 0 },
  7767. { 1, Iclass_xt_iclass_rsr_excsave7_args,
  7768. 3, Iclass_xt_iclass_rsr_excsave7_stateArgs, 0, 0 },
  7769. { 1, Iclass_xt_iclass_wsr_excsave7_args,
  7770. 3, Iclass_xt_iclass_wsr_excsave7_stateArgs, 0, 0 },
  7771. { 1, Iclass_xt_iclass_xsr_excsave7_args,
  7772. 3, Iclass_xt_iclass_xsr_excsave7_stateArgs, 0, 0 },
  7773. { 1, Iclass_xt_iclass_rsr_eps2_args,
  7774. 3, Iclass_xt_iclass_rsr_eps2_stateArgs, 0, 0 },
  7775. { 1, Iclass_xt_iclass_wsr_eps2_args,
  7776. 3, Iclass_xt_iclass_wsr_eps2_stateArgs, 0, 0 },
  7777. { 1, Iclass_xt_iclass_xsr_eps2_args,
  7778. 3, Iclass_xt_iclass_xsr_eps2_stateArgs, 0, 0 },
  7779. { 1, Iclass_xt_iclass_rsr_eps3_args,
  7780. 3, Iclass_xt_iclass_rsr_eps3_stateArgs, 0, 0 },
  7781. { 1, Iclass_xt_iclass_wsr_eps3_args,
  7782. 3, Iclass_xt_iclass_wsr_eps3_stateArgs, 0, 0 },
  7783. { 1, Iclass_xt_iclass_xsr_eps3_args,
  7784. 3, Iclass_xt_iclass_xsr_eps3_stateArgs, 0, 0 },
  7785. { 1, Iclass_xt_iclass_rsr_eps4_args,
  7786. 3, Iclass_xt_iclass_rsr_eps4_stateArgs, 0, 0 },
  7787. { 1, Iclass_xt_iclass_wsr_eps4_args,
  7788. 3, Iclass_xt_iclass_wsr_eps4_stateArgs, 0, 0 },
  7789. { 1, Iclass_xt_iclass_xsr_eps4_args,
  7790. 3, Iclass_xt_iclass_xsr_eps4_stateArgs, 0, 0 },
  7791. { 1, Iclass_xt_iclass_rsr_eps5_args,
  7792. 3, Iclass_xt_iclass_rsr_eps5_stateArgs, 0, 0 },
  7793. { 1, Iclass_xt_iclass_wsr_eps5_args,
  7794. 3, Iclass_xt_iclass_wsr_eps5_stateArgs, 0, 0 },
  7795. { 1, Iclass_xt_iclass_xsr_eps5_args,
  7796. 3, Iclass_xt_iclass_xsr_eps5_stateArgs, 0, 0 },
  7797. { 1, Iclass_xt_iclass_rsr_eps6_args,
  7798. 3, Iclass_xt_iclass_rsr_eps6_stateArgs, 0, 0 },
  7799. { 1, Iclass_xt_iclass_wsr_eps6_args,
  7800. 3, Iclass_xt_iclass_wsr_eps6_stateArgs, 0, 0 },
  7801. { 1, Iclass_xt_iclass_xsr_eps6_args,
  7802. 3, Iclass_xt_iclass_xsr_eps6_stateArgs, 0, 0 },
  7803. { 1, Iclass_xt_iclass_rsr_eps7_args,
  7804. 3, Iclass_xt_iclass_rsr_eps7_stateArgs, 0, 0 },
  7805. { 1, Iclass_xt_iclass_wsr_eps7_args,
  7806. 3, Iclass_xt_iclass_wsr_eps7_stateArgs, 0, 0 },
  7807. { 1, Iclass_xt_iclass_xsr_eps7_args,
  7808. 3, Iclass_xt_iclass_xsr_eps7_stateArgs, 0, 0 },
  7809. { 1, Iclass_xt_iclass_rsr_excvaddr_args,
  7810. 3, Iclass_xt_iclass_rsr_excvaddr_stateArgs, 0, 0 },
  7811. { 1, Iclass_xt_iclass_wsr_excvaddr_args,
  7812. 3, Iclass_xt_iclass_wsr_excvaddr_stateArgs, 0, 0 },
  7813. { 1, Iclass_xt_iclass_xsr_excvaddr_args,
  7814. 3, Iclass_xt_iclass_xsr_excvaddr_stateArgs, 0, 0 },
  7815. { 1, Iclass_xt_iclass_rsr_depc_args,
  7816. 3, Iclass_xt_iclass_rsr_depc_stateArgs, 0, 0 },
  7817. { 1, Iclass_xt_iclass_wsr_depc_args,
  7818. 3, Iclass_xt_iclass_wsr_depc_stateArgs, 0, 0 },
  7819. { 1, Iclass_xt_iclass_xsr_depc_args,
  7820. 3, Iclass_xt_iclass_xsr_depc_stateArgs, 0, 0 },
  7821. { 1, Iclass_xt_iclass_rsr_exccause_args,
  7822. 4, Iclass_xt_iclass_rsr_exccause_stateArgs, 0, 0 },
  7823. { 1, Iclass_xt_iclass_wsr_exccause_args,
  7824. 3, Iclass_xt_iclass_wsr_exccause_stateArgs, 0, 0 },
  7825. { 1, Iclass_xt_iclass_xsr_exccause_args,
  7826. 3, Iclass_xt_iclass_xsr_exccause_stateArgs, 0, 0 },
  7827. { 1, Iclass_xt_iclass_rsr_misc0_args,
  7828. 3, Iclass_xt_iclass_rsr_misc0_stateArgs, 0, 0 },
  7829. { 1, Iclass_xt_iclass_wsr_misc0_args,
  7830. 3, Iclass_xt_iclass_wsr_misc0_stateArgs, 0, 0 },
  7831. { 1, Iclass_xt_iclass_xsr_misc0_args,
  7832. 3, Iclass_xt_iclass_xsr_misc0_stateArgs, 0, 0 },
  7833. { 1, Iclass_xt_iclass_rsr_misc1_args,
  7834. 3, Iclass_xt_iclass_rsr_misc1_stateArgs, 0, 0 },
  7835. { 1, Iclass_xt_iclass_wsr_misc1_args,
  7836. 3, Iclass_xt_iclass_wsr_misc1_stateArgs, 0, 0 },
  7837. { 1, Iclass_xt_iclass_xsr_misc1_args,
  7838. 3, Iclass_xt_iclass_xsr_misc1_stateArgs, 0, 0 },
  7839. { 1, Iclass_xt_iclass_rsr_misc2_args,
  7840. 3, Iclass_xt_iclass_rsr_misc2_stateArgs, 0, 0 },
  7841. { 1, Iclass_xt_iclass_wsr_misc2_args,
  7842. 3, Iclass_xt_iclass_wsr_misc2_stateArgs, 0, 0 },
  7843. { 1, Iclass_xt_iclass_xsr_misc2_args,
  7844. 3, Iclass_xt_iclass_xsr_misc2_stateArgs, 0, 0 },
  7845. { 1, Iclass_xt_iclass_rsr_misc3_args,
  7846. 3, Iclass_xt_iclass_rsr_misc3_stateArgs, 0, 0 },
  7847. { 1, Iclass_xt_iclass_wsr_misc3_args,
  7848. 3, Iclass_xt_iclass_wsr_misc3_stateArgs, 0, 0 },
  7849. { 1, Iclass_xt_iclass_xsr_misc3_args,
  7850. 3, Iclass_xt_iclass_xsr_misc3_stateArgs, 0, 0 },
  7851. { 1, Iclass_xt_iclass_rsr_prid_args,
  7852. 2, Iclass_xt_iclass_rsr_prid_stateArgs, 0, 0 },
  7853. { 1, Iclass_xt_iclass_rsr_vecbase_args,
  7854. 3, Iclass_xt_iclass_rsr_vecbase_stateArgs, 0, 0 },
  7855. { 1, Iclass_xt_iclass_wsr_vecbase_args,
  7856. 3, Iclass_xt_iclass_wsr_vecbase_stateArgs, 0, 0 },
  7857. { 1, Iclass_xt_iclass_xsr_vecbase_args,
  7858. 3, Iclass_xt_iclass_xsr_vecbase_stateArgs, 0, 0 },
  7859. { 2, Iclass_xt_iclass_mac16_aa_args,
  7860. 1, Iclass_xt_iclass_mac16_aa_stateArgs, 0, 0 },
  7861. { 2, Iclass_xt_iclass_mac16_ad_args,
  7862. 1, Iclass_xt_iclass_mac16_ad_stateArgs, 0, 0 },
  7863. { 2, Iclass_xt_iclass_mac16_da_args,
  7864. 1, Iclass_xt_iclass_mac16_da_stateArgs, 0, 0 },
  7865. { 2, Iclass_xt_iclass_mac16_dd_args,
  7866. 1, Iclass_xt_iclass_mac16_dd_stateArgs, 0, 0 },
  7867. { 2, Iclass_xt_iclass_mac16a_aa_args,
  7868. 1, Iclass_xt_iclass_mac16a_aa_stateArgs, 0, 0 },
  7869. { 2, Iclass_xt_iclass_mac16a_ad_args,
  7870. 1, Iclass_xt_iclass_mac16a_ad_stateArgs, 0, 0 },
  7871. { 2, Iclass_xt_iclass_mac16a_da_args,
  7872. 1, Iclass_xt_iclass_mac16a_da_stateArgs, 0, 0 },
  7873. { 2, Iclass_xt_iclass_mac16a_dd_args,
  7874. 1, Iclass_xt_iclass_mac16a_dd_stateArgs, 0, 0 },
  7875. { 4, Iclass_xt_iclass_mac16al_da_args,
  7876. 1, Iclass_xt_iclass_mac16al_da_stateArgs, 0, 0 },
  7877. { 4, Iclass_xt_iclass_mac16al_dd_args,
  7878. 1, Iclass_xt_iclass_mac16al_dd_stateArgs, 0, 0 },
  7879. { 2, Iclass_xt_iclass_mac16_l_args,
  7880. 0, 0, 0, 0 },
  7881. { 3, Iclass_xt_iclass_mul16_args,
  7882. 0, 0, 0, 0 },
  7883. { 2, Iclass_xt_iclass_rsr_m0_args,
  7884. 0, 0, 0, 0 },
  7885. { 2, Iclass_xt_iclass_wsr_m0_args,
  7886. 0, 0, 0, 0 },
  7887. { 2, Iclass_xt_iclass_xsr_m0_args,
  7888. 0, 0, 0, 0 },
  7889. { 2, Iclass_xt_iclass_rsr_m1_args,
  7890. 0, 0, 0, 0 },
  7891. { 2, Iclass_xt_iclass_wsr_m1_args,
  7892. 0, 0, 0, 0 },
  7893. { 2, Iclass_xt_iclass_xsr_m1_args,
  7894. 0, 0, 0, 0 },
  7895. { 2, Iclass_xt_iclass_rsr_m2_args,
  7896. 0, 0, 0, 0 },
  7897. { 2, Iclass_xt_iclass_wsr_m2_args,
  7898. 0, 0, 0, 0 },
  7899. { 2, Iclass_xt_iclass_xsr_m2_args,
  7900. 0, 0, 0, 0 },
  7901. { 2, Iclass_xt_iclass_rsr_m3_args,
  7902. 0, 0, 0, 0 },
  7903. { 2, Iclass_xt_iclass_wsr_m3_args,
  7904. 0, 0, 0, 0 },
  7905. { 2, Iclass_xt_iclass_xsr_m3_args,
  7906. 0, 0, 0, 0 },
  7907. { 1, Iclass_xt_iclass_rsr_acclo_args,
  7908. 1, Iclass_xt_iclass_rsr_acclo_stateArgs, 0, 0 },
  7909. { 1, Iclass_xt_iclass_wsr_acclo_args,
  7910. 1, Iclass_xt_iclass_wsr_acclo_stateArgs, 0, 0 },
  7911. { 1, Iclass_xt_iclass_xsr_acclo_args,
  7912. 1, Iclass_xt_iclass_xsr_acclo_stateArgs, 0, 0 },
  7913. { 1, Iclass_xt_iclass_rsr_acchi_args,
  7914. 1, Iclass_xt_iclass_rsr_acchi_stateArgs, 0, 0 },
  7915. { 1, Iclass_xt_iclass_wsr_acchi_args,
  7916. 1, Iclass_xt_iclass_wsr_acchi_stateArgs, 0, 0 },
  7917. { 1, Iclass_xt_iclass_xsr_acchi_args,
  7918. 1, Iclass_xt_iclass_xsr_acchi_stateArgs, 0, 0 },
  7919. { 1, Iclass_xt_iclass_rfi_args,
  7920. 21, Iclass_xt_iclass_rfi_stateArgs, 0, 0 },
  7921. { 1, Iclass_xt_iclass_wait_args,
  7922. 3, Iclass_xt_iclass_wait_stateArgs, 0, 0 },
  7923. { 1, Iclass_xt_iclass_rsr_interrupt_args,
  7924. 3, Iclass_xt_iclass_rsr_interrupt_stateArgs, 0, 0 },
  7925. { 1, Iclass_xt_iclass_wsr_intset_args,
  7926. 4, Iclass_xt_iclass_wsr_intset_stateArgs, 0, 0 },
  7927. { 1, Iclass_xt_iclass_wsr_intclear_args,
  7928. 4, Iclass_xt_iclass_wsr_intclear_stateArgs, 0, 0 },
  7929. { 1, Iclass_xt_iclass_rsr_intenable_args,
  7930. 3, Iclass_xt_iclass_rsr_intenable_stateArgs, 0, 0 },
  7931. { 1, Iclass_xt_iclass_wsr_intenable_args,
  7932. 3, Iclass_xt_iclass_wsr_intenable_stateArgs, 0, 0 },
  7933. { 1, Iclass_xt_iclass_xsr_intenable_args,
  7934. 3, Iclass_xt_iclass_xsr_intenable_stateArgs, 0, 0 },
  7935. { 2, Iclass_xt_iclass_break_args,
  7936. 2, Iclass_xt_iclass_break_stateArgs, 0, 0 },
  7937. { 1, Iclass_xt_iclass_break_n_args,
  7938. 2, Iclass_xt_iclass_break_n_stateArgs, 0, 0 },
  7939. { 1, Iclass_xt_iclass_rsr_dbreaka0_args,
  7940. 3, Iclass_xt_iclass_rsr_dbreaka0_stateArgs, 0, 0 },
  7941. { 1, Iclass_xt_iclass_wsr_dbreaka0_args,
  7942. 4, Iclass_xt_iclass_wsr_dbreaka0_stateArgs, 0, 0 },
  7943. { 1, Iclass_xt_iclass_xsr_dbreaka0_args,
  7944. 4, Iclass_xt_iclass_xsr_dbreaka0_stateArgs, 0, 0 },
  7945. { 1, Iclass_xt_iclass_rsr_dbreakc0_args,
  7946. 3, Iclass_xt_iclass_rsr_dbreakc0_stateArgs, 0, 0 },
  7947. { 1, Iclass_xt_iclass_wsr_dbreakc0_args,
  7948. 4, Iclass_xt_iclass_wsr_dbreakc0_stateArgs, 0, 0 },
  7949. { 1, Iclass_xt_iclass_xsr_dbreakc0_args,
  7950. 4, Iclass_xt_iclass_xsr_dbreakc0_stateArgs, 0, 0 },
  7951. { 1, Iclass_xt_iclass_rsr_dbreaka1_args,
  7952. 3, Iclass_xt_iclass_rsr_dbreaka1_stateArgs, 0, 0 },
  7953. { 1, Iclass_xt_iclass_wsr_dbreaka1_args,
  7954. 4, Iclass_xt_iclass_wsr_dbreaka1_stateArgs, 0, 0 },
  7955. { 1, Iclass_xt_iclass_xsr_dbreaka1_args,
  7956. 4, Iclass_xt_iclass_xsr_dbreaka1_stateArgs, 0, 0 },
  7957. { 1, Iclass_xt_iclass_rsr_dbreakc1_args,
  7958. 3, Iclass_xt_iclass_rsr_dbreakc1_stateArgs, 0, 0 },
  7959. { 1, Iclass_xt_iclass_wsr_dbreakc1_args,
  7960. 4, Iclass_xt_iclass_wsr_dbreakc1_stateArgs, 0, 0 },
  7961. { 1, Iclass_xt_iclass_xsr_dbreakc1_args,
  7962. 4, Iclass_xt_iclass_xsr_dbreakc1_stateArgs, 0, 0 },
  7963. { 1, Iclass_xt_iclass_rsr_ibreaka0_args,
  7964. 3, Iclass_xt_iclass_rsr_ibreaka0_stateArgs, 0, 0 },
  7965. { 1, Iclass_xt_iclass_wsr_ibreaka0_args,
  7966. 3, Iclass_xt_iclass_wsr_ibreaka0_stateArgs, 0, 0 },
  7967. { 1, Iclass_xt_iclass_xsr_ibreaka0_args,
  7968. 3, Iclass_xt_iclass_xsr_ibreaka0_stateArgs, 0, 0 },
  7969. { 1, Iclass_xt_iclass_rsr_ibreaka1_args,
  7970. 3, Iclass_xt_iclass_rsr_ibreaka1_stateArgs, 0, 0 },
  7971. { 1, Iclass_xt_iclass_wsr_ibreaka1_args,
  7972. 3, Iclass_xt_iclass_wsr_ibreaka1_stateArgs, 0, 0 },
  7973. { 1, Iclass_xt_iclass_xsr_ibreaka1_args,
  7974. 3, Iclass_xt_iclass_xsr_ibreaka1_stateArgs, 0, 0 },
  7975. { 1, Iclass_xt_iclass_rsr_ibreakenable_args,
  7976. 3, Iclass_xt_iclass_rsr_ibreakenable_stateArgs, 0, 0 },
  7977. { 1, Iclass_xt_iclass_wsr_ibreakenable_args,
  7978. 3, Iclass_xt_iclass_wsr_ibreakenable_stateArgs, 0, 0 },
  7979. { 1, Iclass_xt_iclass_xsr_ibreakenable_args,
  7980. 3, Iclass_xt_iclass_xsr_ibreakenable_stateArgs, 0, 0 },
  7981. { 1, Iclass_xt_iclass_rsr_debugcause_args,
  7982. 4, Iclass_xt_iclass_rsr_debugcause_stateArgs, 0, 0 },
  7983. { 1, Iclass_xt_iclass_wsr_debugcause_args,
  7984. 4, Iclass_xt_iclass_wsr_debugcause_stateArgs, 0, 0 },
  7985. { 1, Iclass_xt_iclass_xsr_debugcause_args,
  7986. 4, Iclass_xt_iclass_xsr_debugcause_stateArgs, 0, 0 },
  7987. { 1, Iclass_xt_iclass_rsr_icount_args,
  7988. 3, Iclass_xt_iclass_rsr_icount_stateArgs, 0, 0 },
  7989. { 1, Iclass_xt_iclass_wsr_icount_args,
  7990. 4, Iclass_xt_iclass_wsr_icount_stateArgs, 0, 0 },
  7991. { 1, Iclass_xt_iclass_xsr_icount_args,
  7992. 4, Iclass_xt_iclass_xsr_icount_stateArgs, 0, 0 },
  7993. { 1, Iclass_xt_iclass_rsr_icountlevel_args,
  7994. 3, Iclass_xt_iclass_rsr_icountlevel_stateArgs, 0, 0 },
  7995. { 1, Iclass_xt_iclass_wsr_icountlevel_args,
  7996. 3, Iclass_xt_iclass_wsr_icountlevel_stateArgs, 0, 0 },
  7997. { 1, Iclass_xt_iclass_xsr_icountlevel_args,
  7998. 3, Iclass_xt_iclass_xsr_icountlevel_stateArgs, 0, 0 },
  7999. { 1, Iclass_xt_iclass_rsr_ddr_args,
  8000. 3, Iclass_xt_iclass_rsr_ddr_stateArgs, 0, 0 },
  8001. { 1, Iclass_xt_iclass_wsr_ddr_args,
  8002. 4, Iclass_xt_iclass_wsr_ddr_stateArgs, 0, 0 },
  8003. { 1, Iclass_xt_iclass_xsr_ddr_args,
  8004. 4, Iclass_xt_iclass_xsr_ddr_stateArgs, 0, 0 },
  8005. { 1, Iclass_xt_iclass_rfdo_args,
  8006. 10, Iclass_xt_iclass_rfdo_stateArgs, 0, 0 },
  8007. { 0, 0 /* xt_iclass_rfdd */,
  8008. 1, Iclass_xt_iclass_rfdd_stateArgs, 0, 0 },
  8009. { 1, Iclass_xt_iclass_wsr_mmid_args,
  8010. 3, Iclass_xt_iclass_wsr_mmid_stateArgs, 0, 0 },
  8011. { 3, Iclass_xt_iclass_bbool1_args,
  8012. 0, 0, 0, 0 },
  8013. { 2, Iclass_xt_iclass_bbool4_args,
  8014. 0, 0, 0, 0 },
  8015. { 2, Iclass_xt_iclass_bbool8_args,
  8016. 0, 0, 0, 0 },
  8017. { 2, Iclass_xt_iclass_bbranch_args,
  8018. 0, 0, 0, 0 },
  8019. { 3, Iclass_xt_iclass_bmove_args,
  8020. 0, 0, 0, 0 },
  8021. { 2, Iclass_xt_iclass_RSR_BR_args,
  8022. 0, 0, 0, 0 },
  8023. { 2, Iclass_xt_iclass_WSR_BR_args,
  8024. 0, 0, 0, 0 },
  8025. { 2, Iclass_xt_iclass_XSR_BR_args,
  8026. 0, 0, 0, 0 },
  8027. { 1, Iclass_xt_iclass_rsr_ccount_args,
  8028. 3, Iclass_xt_iclass_rsr_ccount_stateArgs, 0, 0 },
  8029. { 1, Iclass_xt_iclass_wsr_ccount_args,
  8030. 4, Iclass_xt_iclass_wsr_ccount_stateArgs, 0, 0 },
  8031. { 1, Iclass_xt_iclass_xsr_ccount_args,
  8032. 4, Iclass_xt_iclass_xsr_ccount_stateArgs, 0, 0 },
  8033. { 1, Iclass_xt_iclass_rsr_ccompare0_args,
  8034. 3, Iclass_xt_iclass_rsr_ccompare0_stateArgs, 0, 0 },
  8035. { 1, Iclass_xt_iclass_wsr_ccompare0_args,
  8036. 4, Iclass_xt_iclass_wsr_ccompare0_stateArgs, 0, 0 },
  8037. { 1, Iclass_xt_iclass_xsr_ccompare0_args,
  8038. 4, Iclass_xt_iclass_xsr_ccompare0_stateArgs, 0, 0 },
  8039. { 1, Iclass_xt_iclass_rsr_ccompare1_args,
  8040. 3, Iclass_xt_iclass_rsr_ccompare1_stateArgs, 0, 0 },
  8041. { 1, Iclass_xt_iclass_wsr_ccompare1_args,
  8042. 4, Iclass_xt_iclass_wsr_ccompare1_stateArgs, 0, 0 },
  8043. { 1, Iclass_xt_iclass_xsr_ccompare1_args,
  8044. 4, Iclass_xt_iclass_xsr_ccompare1_stateArgs, 0, 0 },
  8045. { 1, Iclass_xt_iclass_rsr_ccompare2_args,
  8046. 3, Iclass_xt_iclass_rsr_ccompare2_stateArgs, 0, 0 },
  8047. { 1, Iclass_xt_iclass_wsr_ccompare2_args,
  8048. 4, Iclass_xt_iclass_wsr_ccompare2_stateArgs, 0, 0 },
  8049. { 1, Iclass_xt_iclass_xsr_ccompare2_args,
  8050. 4, Iclass_xt_iclass_xsr_ccompare2_stateArgs, 0, 0 },
  8051. { 2, Iclass_xt_iclass_icache_args,
  8052. 0, 0, 0, 0 },
  8053. { 2, Iclass_xt_iclass_icache_lock_args,
  8054. 2, Iclass_xt_iclass_icache_lock_stateArgs, 0, 0 },
  8055. { 2, Iclass_xt_iclass_icache_inv_args,
  8056. 2, Iclass_xt_iclass_icache_inv_stateArgs, 0, 0 },
  8057. { 2, Iclass_xt_iclass_licx_args,
  8058. 2, Iclass_xt_iclass_licx_stateArgs, 0, 0 },
  8059. { 2, Iclass_xt_iclass_sicx_args,
  8060. 2, Iclass_xt_iclass_sicx_stateArgs, 0, 0 },
  8061. { 2, Iclass_xt_iclass_dcache_args,
  8062. 0, 0, 0, 0 },
  8063. { 2, Iclass_xt_iclass_dcache_ind_args,
  8064. 2, Iclass_xt_iclass_dcache_ind_stateArgs, 0, 0 },
  8065. { 2, Iclass_xt_iclass_dcache_inv_args,
  8066. 2, Iclass_xt_iclass_dcache_inv_stateArgs, 0, 0 },
  8067. { 2, Iclass_xt_iclass_dpf_args,
  8068. 0, 0, 0, 0 },
  8069. { 2, Iclass_xt_iclass_dcache_lock_args,
  8070. 2, Iclass_xt_iclass_dcache_lock_stateArgs, 0, 0 },
  8071. { 2, Iclass_xt_iclass_sdct_args,
  8072. 2, Iclass_xt_iclass_sdct_stateArgs, 0, 0 },
  8073. { 2, Iclass_xt_iclass_ldct_args,
  8074. 2, Iclass_xt_iclass_ldct_stateArgs, 0, 0 },
  8075. { 1, Iclass_xt_iclass_wsr_ptevaddr_args,
  8076. 4, Iclass_xt_iclass_wsr_ptevaddr_stateArgs, 0, 0 },
  8077. { 1, Iclass_xt_iclass_rsr_ptevaddr_args,
  8078. 4, Iclass_xt_iclass_rsr_ptevaddr_stateArgs, 0, 0 },
  8079. { 1, Iclass_xt_iclass_xsr_ptevaddr_args,
  8080. 5, Iclass_xt_iclass_xsr_ptevaddr_stateArgs, 0, 0 },
  8081. { 1, Iclass_xt_iclass_rsr_rasid_args,
  8082. 5, Iclass_xt_iclass_rsr_rasid_stateArgs, 0, 0 },
  8083. { 1, Iclass_xt_iclass_wsr_rasid_args,
  8084. 6, Iclass_xt_iclass_wsr_rasid_stateArgs, 0, 0 },
  8085. { 1, Iclass_xt_iclass_xsr_rasid_args,
  8086. 6, Iclass_xt_iclass_xsr_rasid_stateArgs, 0, 0 },
  8087. { 1, Iclass_xt_iclass_rsr_itlbcfg_args,
  8088. 3, Iclass_xt_iclass_rsr_itlbcfg_stateArgs, 0, 0 },
  8089. { 1, Iclass_xt_iclass_wsr_itlbcfg_args,
  8090. 4, Iclass_xt_iclass_wsr_itlbcfg_stateArgs, 0, 0 },
  8091. { 1, Iclass_xt_iclass_xsr_itlbcfg_args,
  8092. 4, Iclass_xt_iclass_xsr_itlbcfg_stateArgs, 0, 0 },
  8093. { 1, Iclass_xt_iclass_rsr_dtlbcfg_args,
  8094. 3, Iclass_xt_iclass_rsr_dtlbcfg_stateArgs, 0, 0 },
  8095. { 1, Iclass_xt_iclass_wsr_dtlbcfg_args,
  8096. 4, Iclass_xt_iclass_wsr_dtlbcfg_stateArgs, 0, 0 },
  8097. { 1, Iclass_xt_iclass_xsr_dtlbcfg_args,
  8098. 4, Iclass_xt_iclass_xsr_dtlbcfg_stateArgs, 0, 0 },
  8099. { 1, Iclass_xt_iclass_idtlb_args,
  8100. 3, Iclass_xt_iclass_idtlb_stateArgs, 0, 0 },
  8101. { 2, Iclass_xt_iclass_rdtlb_args,
  8102. 2, Iclass_xt_iclass_rdtlb_stateArgs, 0, 0 },
  8103. { 2, Iclass_xt_iclass_wdtlb_args,
  8104. 3, Iclass_xt_iclass_wdtlb_stateArgs, 0, 0 },
  8105. { 1, Iclass_xt_iclass_iitlb_args,
  8106. 2, Iclass_xt_iclass_iitlb_stateArgs, 0, 0 },
  8107. { 2, Iclass_xt_iclass_ritlb_args,
  8108. 2, Iclass_xt_iclass_ritlb_stateArgs, 0, 0 },
  8109. { 2, Iclass_xt_iclass_witlb_args,
  8110. 2, Iclass_xt_iclass_witlb_stateArgs, 0, 0 },
  8111. { 0, 0 /* xt_iclass_ldpte */,
  8112. 2, Iclass_xt_iclass_ldpte_stateArgs, 0, 0 },
  8113. { 0, 0 /* xt_iclass_hwwitlba */,
  8114. 1, Iclass_xt_iclass_hwwitlba_stateArgs, 0, 0 },
  8115. { 0, 0 /* xt_iclass_hwwdtlba */,
  8116. 1, Iclass_xt_iclass_hwwdtlba_stateArgs, 0, 0 },
  8117. { 1, Iclass_xt_iclass_rsr_cpenable_args,
  8118. 3, Iclass_xt_iclass_rsr_cpenable_stateArgs, 0, 0 },
  8119. { 1, Iclass_xt_iclass_wsr_cpenable_args,
  8120. 3, Iclass_xt_iclass_wsr_cpenable_stateArgs, 0, 0 },
  8121. { 1, Iclass_xt_iclass_xsr_cpenable_args,
  8122. 3, Iclass_xt_iclass_xsr_cpenable_stateArgs, 0, 0 },
  8123. { 3, Iclass_xt_iclass_clamp_args,
  8124. 0, 0, 0, 0 },
  8125. { 3, Iclass_xt_iclass_minmax_args,
  8126. 0, 0, 0, 0 },
  8127. { 2, Iclass_xt_iclass_nsa_args,
  8128. 0, 0, 0, 0 },
  8129. { 3, Iclass_xt_iclass_sx_args,
  8130. 0, 0, 0, 0 },
  8131. { 3, Iclass_xt_iclass_l32ai_args,
  8132. 0, 0, 0, 0 },
  8133. { 3, Iclass_xt_iclass_s32ri_args,
  8134. 0, 0, 0, 0 },
  8135. { 3, Iclass_xt_iclass_s32c1i_args,
  8136. 2, Iclass_xt_iclass_s32c1i_stateArgs, 0, 0 },
  8137. { 1, Iclass_xt_iclass_rsr_scompare1_args,
  8138. 1, Iclass_xt_iclass_rsr_scompare1_stateArgs, 0, 0 },
  8139. { 1, Iclass_xt_iclass_wsr_scompare1_args,
  8140. 1, Iclass_xt_iclass_wsr_scompare1_stateArgs, 0, 0 },
  8141. { 1, Iclass_xt_iclass_xsr_scompare1_args,
  8142. 1, Iclass_xt_iclass_xsr_scompare1_stateArgs, 0, 0 },
  8143. { 3, Iclass_xt_iclass_div_args,
  8144. 0, 0, 0, 0 },
  8145. { 3, Iclass_xt_mul32_args,
  8146. 0, 0, 0, 0 },
  8147. { 1, Iclass_rur_fcr_args,
  8148. 9, Iclass_rur_fcr_stateArgs, 0, 0 },
  8149. { 1, Iclass_wur_fcr_args,
  8150. 9, Iclass_wur_fcr_stateArgs, 0, 0 },
  8151. { 1, Iclass_rur_fsr_args,
  8152. 8, Iclass_rur_fsr_stateArgs, 0, 0 },
  8153. { 1, Iclass_wur_fsr_args,
  8154. 8, Iclass_wur_fsr_stateArgs, 0, 0 },
  8155. { 3, Iclass_fp_args,
  8156. 2, Iclass_fp_stateArgs, 0, 0 },
  8157. { 3, Iclass_fp_mac_args,
  8158. 2, Iclass_fp_mac_stateArgs, 0, 0 },
  8159. { 3, Iclass_fp_cmov_args,
  8160. 1, Iclass_fp_cmov_stateArgs, 0, 0 },
  8161. { 3, Iclass_fp_mov_args,
  8162. 1, Iclass_fp_mov_stateArgs, 0, 0 },
  8163. { 2, Iclass_fp_mov2_args,
  8164. 1, Iclass_fp_mov2_stateArgs, 0, 0 },
  8165. { 3, Iclass_fp_cmp_args,
  8166. 1, Iclass_fp_cmp_stateArgs, 0, 0 },
  8167. { 3, Iclass_fp_float_args,
  8168. 2, Iclass_fp_float_stateArgs, 0, 0 },
  8169. { 3, Iclass_fp_int_args,
  8170. 1, Iclass_fp_int_stateArgs, 0, 0 },
  8171. { 2, Iclass_fp_rfr_args,
  8172. 1, Iclass_fp_rfr_stateArgs, 0, 0 },
  8173. { 2, Iclass_fp_wfr_args,
  8174. 1, Iclass_fp_wfr_stateArgs, 0, 0 },
  8175. { 3, Iclass_fp_lsi_args,
  8176. 1, Iclass_fp_lsi_stateArgs, 0, 0 },
  8177. { 3, Iclass_fp_lsiu_args,
  8178. 1, Iclass_fp_lsiu_stateArgs, 0, 0 },
  8179. { 3, Iclass_fp_lsx_args,
  8180. 1, Iclass_fp_lsx_stateArgs, 0, 0 },
  8181. { 3, Iclass_fp_lsxu_args,
  8182. 1, Iclass_fp_lsxu_stateArgs, 0, 0 },
  8183. { 3, Iclass_fp_ssi_args,
  8184. 1, Iclass_fp_ssi_stateArgs, 0, 0 },
  8185. { 3, Iclass_fp_ssiu_args,
  8186. 1, Iclass_fp_ssiu_stateArgs, 0, 0 },
  8187. { 3, Iclass_fp_ssx_args,
  8188. 1, Iclass_fp_ssx_stateArgs, 0, 0 },
  8189. { 3, Iclass_fp_ssxu_args,
  8190. 1, Iclass_fp_ssxu_stateArgs, 0, 0 },
  8191. { 2, Iclass_xt_iclass_wb18_0_args,
  8192. 0, 0, 0, 0 },
  8193. { 3, Iclass_xt_iclass_wb18_1_args,
  8194. 0, 0, 0, 0 },
  8195. { 3, Iclass_xt_iclass_wb18_2_args,
  8196. 0, 0, 0, 0 },
  8197. { 3, Iclass_xt_iclass_wb18_3_args,
  8198. 0, 0, 0, 0 },
  8199. { 3, Iclass_xt_iclass_wb18_4_args,
  8200. 0, 0, 0, 0 }
  8201. };
  8202. /* Opcode encodings. */
  8203. static void
  8204. Opcode_excw_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8205. {
  8206. slotbuf[0] = 0x2080;
  8207. }
  8208. static void
  8209. Opcode_rfe_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8210. {
  8211. slotbuf[0] = 0x3000;
  8212. }
  8213. static void
  8214. Opcode_rfde_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8215. {
  8216. slotbuf[0] = 0x3200;
  8217. }
  8218. static void
  8219. Opcode_syscall_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8220. {
  8221. slotbuf[0] = 0x5000;
  8222. }
  8223. static void
  8224. Opcode_simcall_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8225. {
  8226. slotbuf[0] = 0x5100;
  8227. }
  8228. static void
  8229. Opcode_call12_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8230. {
  8231. slotbuf[0] = 0x35;
  8232. }
  8233. static void
  8234. Opcode_call8_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8235. {
  8236. slotbuf[0] = 0x25;
  8237. }
  8238. static void
  8239. Opcode_call4_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8240. {
  8241. slotbuf[0] = 0x15;
  8242. }
  8243. static void
  8244. Opcode_callx12_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8245. {
  8246. slotbuf[0] = 0xf0;
  8247. }
  8248. static void
  8249. Opcode_callx8_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8250. {
  8251. slotbuf[0] = 0xe0;
  8252. }
  8253. static void
  8254. Opcode_callx4_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8255. {
  8256. slotbuf[0] = 0xd0;
  8257. }
  8258. static void
  8259. Opcode_entry_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8260. {
  8261. slotbuf[0] = 0x36;
  8262. }
  8263. static void
  8264. Opcode_movsp_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8265. {
  8266. slotbuf[0] = 0x1000;
  8267. }
  8268. static void
  8269. Opcode_rotw_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8270. {
  8271. slotbuf[0] = 0x408000;
  8272. }
  8273. static void
  8274. Opcode_retw_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8275. {
  8276. slotbuf[0] = 0x90;
  8277. }
  8278. static void
  8279. Opcode_retw_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf)
  8280. {
  8281. slotbuf[0] = 0xf01d;
  8282. }
  8283. static void
  8284. Opcode_rfwo_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8285. {
  8286. slotbuf[0] = 0x3400;
  8287. }
  8288. static void
  8289. Opcode_rfwu_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8290. {
  8291. slotbuf[0] = 0x3500;
  8292. }
  8293. static void
  8294. Opcode_l32e_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8295. {
  8296. slotbuf[0] = 0x90000;
  8297. }
  8298. static void
  8299. Opcode_s32e_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8300. {
  8301. slotbuf[0] = 0x490000;
  8302. }
  8303. static void
  8304. Opcode_rsr_windowbase_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8305. {
  8306. slotbuf[0] = 0x34800;
  8307. }
  8308. static void
  8309. Opcode_wsr_windowbase_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8310. {
  8311. slotbuf[0] = 0x134800;
  8312. }
  8313. static void
  8314. Opcode_xsr_windowbase_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8315. {
  8316. slotbuf[0] = 0x614800;
  8317. }
  8318. static void
  8319. Opcode_rsr_windowstart_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8320. {
  8321. slotbuf[0] = 0x34900;
  8322. }
  8323. static void
  8324. Opcode_wsr_windowstart_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8325. {
  8326. slotbuf[0] = 0x134900;
  8327. }
  8328. static void
  8329. Opcode_xsr_windowstart_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8330. {
  8331. slotbuf[0] = 0x614900;
  8332. }
  8333. static void
  8334. Opcode_add_n_Slot_inst16a_encode (xtensa_insnbuf slotbuf)
  8335. {
  8336. slotbuf[0] = 0xa;
  8337. }
  8338. static void
  8339. Opcode_addi_n_Slot_inst16a_encode (xtensa_insnbuf slotbuf)
  8340. {
  8341. slotbuf[0] = 0xb;
  8342. }
  8343. static void
  8344. Opcode_addi_n_Slot_xt_flix64_slot2_encode (xtensa_insnbuf slotbuf)
  8345. {
  8346. slotbuf[0] = 0x3000;
  8347. }
  8348. static void
  8349. Opcode_beqz_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf)
  8350. {
  8351. slotbuf[0] = 0x8c;
  8352. }
  8353. static void
  8354. Opcode_bnez_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf)
  8355. {
  8356. slotbuf[0] = 0xcc;
  8357. }
  8358. static void
  8359. Opcode_ill_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf)
  8360. {
  8361. slotbuf[0] = 0xf06d;
  8362. }
  8363. static void
  8364. Opcode_l32i_n_Slot_inst16a_encode (xtensa_insnbuf slotbuf)
  8365. {
  8366. slotbuf[0] = 0x8;
  8367. }
  8368. static void
  8369. Opcode_mov_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf)
  8370. {
  8371. slotbuf[0] = 0xd;
  8372. }
  8373. static void
  8374. Opcode_mov_n_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8375. {
  8376. slotbuf[0] = 0x6000;
  8377. }
  8378. static void
  8379. Opcode_mov_n_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8380. {
  8381. slotbuf[0] = 0xa3000;
  8382. }
  8383. static void
  8384. Opcode_mov_n_Slot_xt_flix64_slot2_encode (xtensa_insnbuf slotbuf)
  8385. {
  8386. slotbuf[0] = 0xc080;
  8387. }
  8388. static void
  8389. Opcode_movi_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf)
  8390. {
  8391. slotbuf[0] = 0xc;
  8392. }
  8393. static void
  8394. Opcode_movi_n_Slot_xt_flix64_slot2_encode (xtensa_insnbuf slotbuf)
  8395. {
  8396. slotbuf[0] = 0xc000;
  8397. }
  8398. static void
  8399. Opcode_nop_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf)
  8400. {
  8401. slotbuf[0] = 0xf03d;
  8402. }
  8403. static void
  8404. Opcode_ret_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf)
  8405. {
  8406. slotbuf[0] = 0xf00d;
  8407. }
  8408. static void
  8409. Opcode_s32i_n_Slot_inst16a_encode (xtensa_insnbuf slotbuf)
  8410. {
  8411. slotbuf[0] = 0x9;
  8412. }
  8413. static void
  8414. Opcode_rur_threadptr_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8415. {
  8416. slotbuf[0] = 0xe30e70;
  8417. }
  8418. static void
  8419. Opcode_wur_threadptr_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8420. {
  8421. slotbuf[0] = 0xf3e700;
  8422. }
  8423. static void
  8424. Opcode_addi_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8425. {
  8426. slotbuf[0] = 0xc002;
  8427. }
  8428. static void
  8429. Opcode_addi_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8430. {
  8431. slotbuf[0] = 0x60000;
  8432. }
  8433. static void
  8434. Opcode_addi_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8435. {
  8436. slotbuf[0] = 0x200c00;
  8437. }
  8438. static void
  8439. Opcode_addmi_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8440. {
  8441. slotbuf[0] = 0xd002;
  8442. }
  8443. static void
  8444. Opcode_addmi_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8445. {
  8446. slotbuf[0] = 0x70000;
  8447. }
  8448. static void
  8449. Opcode_addmi_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8450. {
  8451. slotbuf[0] = 0x200d00;
  8452. }
  8453. static void
  8454. Opcode_add_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8455. {
  8456. slotbuf[0] = 0x800000;
  8457. }
  8458. static void
  8459. Opcode_add_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8460. {
  8461. slotbuf[0] = 0x92000;
  8462. }
  8463. static void
  8464. Opcode_add_Slot_xt_flix64_slot2_encode (xtensa_insnbuf slotbuf)
  8465. {
  8466. slotbuf[0] = 0x2000;
  8467. }
  8468. static void
  8469. Opcode_add_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8470. {
  8471. slotbuf[0] = 0x80000;
  8472. }
  8473. static void
  8474. Opcode_sub_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8475. {
  8476. slotbuf[0] = 0xc00000;
  8477. }
  8478. static void
  8479. Opcode_sub_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8480. {
  8481. slotbuf[0] = 0xa8000;
  8482. }
  8483. static void
  8484. Opcode_sub_Slot_xt_flix64_slot2_encode (xtensa_insnbuf slotbuf)
  8485. {
  8486. slotbuf[0] = 0xa000;
  8487. }
  8488. static void
  8489. Opcode_sub_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8490. {
  8491. slotbuf[0] = 0xc0000;
  8492. }
  8493. static void
  8494. Opcode_addx2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8495. {
  8496. slotbuf[0] = 0x900000;
  8497. }
  8498. static void
  8499. Opcode_addx2_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8500. {
  8501. slotbuf[0] = 0x94000;
  8502. }
  8503. static void
  8504. Opcode_addx2_Slot_xt_flix64_slot2_encode (xtensa_insnbuf slotbuf)
  8505. {
  8506. slotbuf[0] = 0x4000;
  8507. }
  8508. static void
  8509. Opcode_addx2_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8510. {
  8511. slotbuf[0] = 0x90000;
  8512. }
  8513. static void
  8514. Opcode_addx4_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8515. {
  8516. slotbuf[0] = 0xa00000;
  8517. }
  8518. static void
  8519. Opcode_addx4_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8520. {
  8521. slotbuf[0] = 0x98000;
  8522. }
  8523. static void
  8524. Opcode_addx4_Slot_xt_flix64_slot2_encode (xtensa_insnbuf slotbuf)
  8525. {
  8526. slotbuf[0] = 0x5000;
  8527. }
  8528. static void
  8529. Opcode_addx4_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8530. {
  8531. slotbuf[0] = 0xa0000;
  8532. }
  8533. static void
  8534. Opcode_addx8_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8535. {
  8536. slotbuf[0] = 0xb00000;
  8537. }
  8538. static void
  8539. Opcode_addx8_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8540. {
  8541. slotbuf[0] = 0x93000;
  8542. }
  8543. static void
  8544. Opcode_addx8_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8545. {
  8546. slotbuf[0] = 0xb0000;
  8547. }
  8548. static void
  8549. Opcode_subx2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8550. {
  8551. slotbuf[0] = 0xd00000;
  8552. }
  8553. static void
  8554. Opcode_subx2_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8555. {
  8556. slotbuf[0] = 0xd0000;
  8557. }
  8558. static void
  8559. Opcode_subx4_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8560. {
  8561. slotbuf[0] = 0xe00000;
  8562. }
  8563. static void
  8564. Opcode_subx4_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8565. {
  8566. slotbuf[0] = 0xe0000;
  8567. }
  8568. static void
  8569. Opcode_subx8_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8570. {
  8571. slotbuf[0] = 0xf00000;
  8572. }
  8573. static void
  8574. Opcode_subx8_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8575. {
  8576. slotbuf[0] = 0xf0000;
  8577. }
  8578. static void
  8579. Opcode_and_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8580. {
  8581. slotbuf[0] = 0x100000;
  8582. }
  8583. static void
  8584. Opcode_and_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8585. {
  8586. slotbuf[0] = 0x95000;
  8587. }
  8588. static void
  8589. Opcode_and_Slot_xt_flix64_slot2_encode (xtensa_insnbuf slotbuf)
  8590. {
  8591. slotbuf[0] = 0x6000;
  8592. }
  8593. static void
  8594. Opcode_and_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8595. {
  8596. slotbuf[0] = 0x10000;
  8597. }
  8598. static void
  8599. Opcode_or_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8600. {
  8601. slotbuf[0] = 0x200000;
  8602. }
  8603. static void
  8604. Opcode_or_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8605. {
  8606. slotbuf[0] = 0x9e000;
  8607. }
  8608. static void
  8609. Opcode_or_Slot_xt_flix64_slot2_encode (xtensa_insnbuf slotbuf)
  8610. {
  8611. slotbuf[0] = 0x7000;
  8612. }
  8613. static void
  8614. Opcode_or_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8615. {
  8616. slotbuf[0] = 0x20000;
  8617. }
  8618. static void
  8619. Opcode_xor_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8620. {
  8621. slotbuf[0] = 0x300000;
  8622. }
  8623. static void
  8624. Opcode_xor_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8625. {
  8626. slotbuf[0] = 0xb0000;
  8627. }
  8628. static void
  8629. Opcode_xor_Slot_xt_flix64_slot2_encode (xtensa_insnbuf slotbuf)
  8630. {
  8631. slotbuf[0] = 0xb000;
  8632. }
  8633. static void
  8634. Opcode_xor_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8635. {
  8636. slotbuf[0] = 0x30000;
  8637. }
  8638. static void
  8639. Opcode_beqi_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8640. {
  8641. slotbuf[0] = 0x26;
  8642. }
  8643. static void
  8644. Opcode_bnei_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8645. {
  8646. slotbuf[0] = 0x66;
  8647. }
  8648. static void
  8649. Opcode_bgei_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8650. {
  8651. slotbuf[0] = 0xe6;
  8652. }
  8653. static void
  8654. Opcode_blti_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8655. {
  8656. slotbuf[0] = 0xa6;
  8657. }
  8658. static void
  8659. Opcode_bbci_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8660. {
  8661. slotbuf[0] = 0x6007;
  8662. }
  8663. static void
  8664. Opcode_bbsi_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8665. {
  8666. slotbuf[0] = 0xe007;
  8667. }
  8668. static void
  8669. Opcode_bgeui_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8670. {
  8671. slotbuf[0] = 0xf6;
  8672. }
  8673. static void
  8674. Opcode_bltui_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8675. {
  8676. slotbuf[0] = 0xb6;
  8677. }
  8678. static void
  8679. Opcode_beq_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8680. {
  8681. slotbuf[0] = 0x1007;
  8682. }
  8683. static void
  8684. Opcode_bne_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8685. {
  8686. slotbuf[0] = 0x9007;
  8687. }
  8688. static void
  8689. Opcode_bge_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8690. {
  8691. slotbuf[0] = 0xa007;
  8692. }
  8693. static void
  8694. Opcode_blt_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8695. {
  8696. slotbuf[0] = 0x2007;
  8697. }
  8698. static void
  8699. Opcode_bgeu_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8700. {
  8701. slotbuf[0] = 0xb007;
  8702. }
  8703. static void
  8704. Opcode_bltu_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8705. {
  8706. slotbuf[0] = 0x3007;
  8707. }
  8708. static void
  8709. Opcode_bany_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8710. {
  8711. slotbuf[0] = 0x8007;
  8712. }
  8713. static void
  8714. Opcode_bnone_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8715. {
  8716. slotbuf[0] = 0x7;
  8717. }
  8718. static void
  8719. Opcode_ball_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8720. {
  8721. slotbuf[0] = 0x4007;
  8722. }
  8723. static void
  8724. Opcode_bnall_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8725. {
  8726. slotbuf[0] = 0xc007;
  8727. }
  8728. static void
  8729. Opcode_bbc_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8730. {
  8731. slotbuf[0] = 0x5007;
  8732. }
  8733. static void
  8734. Opcode_bbs_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8735. {
  8736. slotbuf[0] = 0xd007;
  8737. }
  8738. static void
  8739. Opcode_beqz_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8740. {
  8741. slotbuf[0] = 0x16;
  8742. }
  8743. static void
  8744. Opcode_bnez_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8745. {
  8746. slotbuf[0] = 0x56;
  8747. }
  8748. static void
  8749. Opcode_bgez_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8750. {
  8751. slotbuf[0] = 0xd6;
  8752. }
  8753. static void
  8754. Opcode_bltz_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8755. {
  8756. slotbuf[0] = 0x96;
  8757. }
  8758. static void
  8759. Opcode_call0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8760. {
  8761. slotbuf[0] = 0x5;
  8762. }
  8763. static void
  8764. Opcode_callx0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8765. {
  8766. slotbuf[0] = 0xc0;
  8767. }
  8768. static void
  8769. Opcode_extui_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8770. {
  8771. slotbuf[0] = 0x40000;
  8772. }
  8773. static void
  8774. Opcode_extui_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8775. {
  8776. slotbuf[0] = 0x40000;
  8777. }
  8778. static void
  8779. Opcode_extui_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8780. {
  8781. slotbuf[0] = 0x4000;
  8782. }
  8783. static void
  8784. Opcode_ill_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8785. {
  8786. slotbuf[0] = 0;
  8787. }
  8788. static void
  8789. Opcode_j_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8790. {
  8791. slotbuf[0] = 0x6;
  8792. }
  8793. static void
  8794. Opcode_j_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8795. {
  8796. slotbuf[0] = 0xc0000;
  8797. }
  8798. static void
  8799. Opcode_jx_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8800. {
  8801. slotbuf[0] = 0xa0;
  8802. }
  8803. static void
  8804. Opcode_jx_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8805. {
  8806. slotbuf[0] = 0xa3010;
  8807. }
  8808. static void
  8809. Opcode_l16ui_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8810. {
  8811. slotbuf[0] = 0x1002;
  8812. }
  8813. static void
  8814. Opcode_l16ui_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8815. {
  8816. slotbuf[0] = 0x200100;
  8817. }
  8818. static void
  8819. Opcode_l16si_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8820. {
  8821. slotbuf[0] = 0x9002;
  8822. }
  8823. static void
  8824. Opcode_l16si_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8825. {
  8826. slotbuf[0] = 0x200900;
  8827. }
  8828. static void
  8829. Opcode_l32i_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8830. {
  8831. slotbuf[0] = 0x2002;
  8832. }
  8833. static void
  8834. Opcode_l32i_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8835. {
  8836. slotbuf[0] = 0x200200;
  8837. }
  8838. static void
  8839. Opcode_l32r_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8840. {
  8841. slotbuf[0] = 0x1;
  8842. }
  8843. static void
  8844. Opcode_l32r_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8845. {
  8846. slotbuf[0] = 0x100000;
  8847. }
  8848. static void
  8849. Opcode_l8ui_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8850. {
  8851. slotbuf[0] = 0x2;
  8852. }
  8853. static void
  8854. Opcode_l8ui_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8855. {
  8856. slotbuf[0] = 0x200000;
  8857. }
  8858. static void
  8859. Opcode_loop_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8860. {
  8861. slotbuf[0] = 0x8076;
  8862. }
  8863. static void
  8864. Opcode_loopnez_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8865. {
  8866. slotbuf[0] = 0x9076;
  8867. }
  8868. static void
  8869. Opcode_loopgtz_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8870. {
  8871. slotbuf[0] = 0xa076;
  8872. }
  8873. static void
  8874. Opcode_movi_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8875. {
  8876. slotbuf[0] = 0xa002;
  8877. }
  8878. static void
  8879. Opcode_movi_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8880. {
  8881. slotbuf[0] = 0x80000;
  8882. }
  8883. static void
  8884. Opcode_movi_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8885. {
  8886. slotbuf[0] = 0x200a00;
  8887. }
  8888. static void
  8889. Opcode_moveqz_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8890. {
  8891. slotbuf[0] = 0x830000;
  8892. }
  8893. static void
  8894. Opcode_moveqz_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8895. {
  8896. slotbuf[0] = 0x96000;
  8897. }
  8898. static void
  8899. Opcode_moveqz_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8900. {
  8901. slotbuf[0] = 0x83000;
  8902. }
  8903. static void
  8904. Opcode_movnez_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8905. {
  8906. slotbuf[0] = 0x930000;
  8907. }
  8908. static void
  8909. Opcode_movnez_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8910. {
  8911. slotbuf[0] = 0x9a000;
  8912. }
  8913. static void
  8914. Opcode_movnez_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8915. {
  8916. slotbuf[0] = 0x93000;
  8917. }
  8918. static void
  8919. Opcode_movltz_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8920. {
  8921. slotbuf[0] = 0xa30000;
  8922. }
  8923. static void
  8924. Opcode_movltz_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8925. {
  8926. slotbuf[0] = 0x99000;
  8927. }
  8928. static void
  8929. Opcode_movltz_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8930. {
  8931. slotbuf[0] = 0xa3000;
  8932. }
  8933. static void
  8934. Opcode_movgez_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8935. {
  8936. slotbuf[0] = 0xb30000;
  8937. }
  8938. static void
  8939. Opcode_movgez_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8940. {
  8941. slotbuf[0] = 0x97000;
  8942. }
  8943. static void
  8944. Opcode_movgez_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8945. {
  8946. slotbuf[0] = 0xb3000;
  8947. }
  8948. static void
  8949. Opcode_neg_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8950. {
  8951. slotbuf[0] = 0x600000;
  8952. }
  8953. static void
  8954. Opcode_neg_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8955. {
  8956. slotbuf[0] = 0xa5000;
  8957. }
  8958. static void
  8959. Opcode_neg_Slot_xt_flix64_slot2_encode (xtensa_insnbuf slotbuf)
  8960. {
  8961. slotbuf[0] = 0xd100;
  8962. }
  8963. static void
  8964. Opcode_neg_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8965. {
  8966. slotbuf[0] = 0x60000;
  8967. }
  8968. static void
  8969. Opcode_abs_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8970. {
  8971. slotbuf[0] = 0x600100;
  8972. }
  8973. static void
  8974. Opcode_abs_Slot_xt_flix64_slot2_encode (xtensa_insnbuf slotbuf)
  8975. {
  8976. slotbuf[0] = 0xd000;
  8977. }
  8978. static void
  8979. Opcode_abs_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  8980. {
  8981. slotbuf[0] = 0x60010;
  8982. }
  8983. static void
  8984. Opcode_nop_Slot_inst_encode (xtensa_insnbuf slotbuf)
  8985. {
  8986. slotbuf[0] = 0x20f0;
  8987. }
  8988. static void
  8989. Opcode_nop_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  8990. {
  8991. slotbuf[0] = 0xa3040;
  8992. }
  8993. static void
  8994. Opcode_nop_Slot_xt_flix64_slot2_encode (xtensa_insnbuf slotbuf)
  8995. {
  8996. slotbuf[0] = 0xc090;
  8997. }
  8998. static void
  8999. Opcode_nop_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  9000. {
  9001. slotbuf[0] = 0xc8000000;
  9002. slotbuf[1] = 0;
  9003. }
  9004. static void
  9005. Opcode_nop_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  9006. {
  9007. slotbuf[0] = 0x20f;
  9008. }
  9009. static void
  9010. Opcode_ret_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9011. {
  9012. slotbuf[0] = 0x80;
  9013. }
  9014. static void
  9015. Opcode_s16i_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9016. {
  9017. slotbuf[0] = 0x5002;
  9018. }
  9019. static void
  9020. Opcode_s16i_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  9021. {
  9022. slotbuf[0] = 0x200500;
  9023. }
  9024. static void
  9025. Opcode_s32i_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9026. {
  9027. slotbuf[0] = 0x6002;
  9028. }
  9029. static void
  9030. Opcode_s32i_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  9031. {
  9032. slotbuf[0] = 0x200600;
  9033. }
  9034. static void
  9035. Opcode_s8i_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9036. {
  9037. slotbuf[0] = 0x4002;
  9038. }
  9039. static void
  9040. Opcode_s8i_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  9041. {
  9042. slotbuf[0] = 0x200400;
  9043. }
  9044. static void
  9045. Opcode_ssr_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9046. {
  9047. slotbuf[0] = 0x400000;
  9048. }
  9049. static void
  9050. Opcode_ssr_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  9051. {
  9052. slotbuf[0] = 0x40000;
  9053. }
  9054. static void
  9055. Opcode_ssl_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9056. {
  9057. slotbuf[0] = 0x401000;
  9058. }
  9059. static void
  9060. Opcode_ssl_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  9061. {
  9062. slotbuf[0] = 0xa3020;
  9063. }
  9064. static void
  9065. Opcode_ssl_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  9066. {
  9067. slotbuf[0] = 0x40100;
  9068. }
  9069. static void
  9070. Opcode_ssa8l_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9071. {
  9072. slotbuf[0] = 0x402000;
  9073. }
  9074. static void
  9075. Opcode_ssa8l_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  9076. {
  9077. slotbuf[0] = 0x40200;
  9078. }
  9079. static void
  9080. Opcode_ssa8b_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9081. {
  9082. slotbuf[0] = 0x403000;
  9083. }
  9084. static void
  9085. Opcode_ssa8b_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  9086. {
  9087. slotbuf[0] = 0x40300;
  9088. }
  9089. static void
  9090. Opcode_ssai_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9091. {
  9092. slotbuf[0] = 0x404000;
  9093. }
  9094. static void
  9095. Opcode_ssai_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  9096. {
  9097. slotbuf[0] = 0x40400;
  9098. }
  9099. static void
  9100. Opcode_sll_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9101. {
  9102. slotbuf[0] = 0xa10000;
  9103. }
  9104. static void
  9105. Opcode_sll_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  9106. {
  9107. slotbuf[0] = 0xa6000;
  9108. }
  9109. static void
  9110. Opcode_sll_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  9111. {
  9112. slotbuf[0] = 0xa1000;
  9113. }
  9114. static void
  9115. Opcode_src_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9116. {
  9117. slotbuf[0] = 0x810000;
  9118. }
  9119. static void
  9120. Opcode_src_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  9121. {
  9122. slotbuf[0] = 0xa2000;
  9123. }
  9124. static void
  9125. Opcode_src_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  9126. {
  9127. slotbuf[0] = 0x81000;
  9128. }
  9129. static void
  9130. Opcode_srl_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9131. {
  9132. slotbuf[0] = 0x910000;
  9133. }
  9134. static void
  9135. Opcode_srl_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  9136. {
  9137. slotbuf[0] = 0xa5200;
  9138. }
  9139. static void
  9140. Opcode_srl_Slot_xt_flix64_slot2_encode (xtensa_insnbuf slotbuf)
  9141. {
  9142. slotbuf[0] = 0xd400;
  9143. }
  9144. static void
  9145. Opcode_srl_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  9146. {
  9147. slotbuf[0] = 0x91000;
  9148. }
  9149. static void
  9150. Opcode_sra_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9151. {
  9152. slotbuf[0] = 0xb10000;
  9153. }
  9154. static void
  9155. Opcode_sra_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  9156. {
  9157. slotbuf[0] = 0xa5100;
  9158. }
  9159. static void
  9160. Opcode_sra_Slot_xt_flix64_slot2_encode (xtensa_insnbuf slotbuf)
  9161. {
  9162. slotbuf[0] = 0xd200;
  9163. }
  9164. static void
  9165. Opcode_sra_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  9166. {
  9167. slotbuf[0] = 0xb1000;
  9168. }
  9169. static void
  9170. Opcode_slli_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9171. {
  9172. slotbuf[0] = 0x10000;
  9173. }
  9174. static void
  9175. Opcode_slli_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  9176. {
  9177. slotbuf[0] = 0x90000;
  9178. }
  9179. static void
  9180. Opcode_slli_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  9181. {
  9182. slotbuf[0] = 0x1000;
  9183. }
  9184. static void
  9185. Opcode_srai_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9186. {
  9187. slotbuf[0] = 0x210000;
  9188. }
  9189. static void
  9190. Opcode_srai_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  9191. {
  9192. slotbuf[0] = 0xa0000;
  9193. }
  9194. static void
  9195. Opcode_srai_Slot_xt_flix64_slot2_encode (xtensa_insnbuf slotbuf)
  9196. {
  9197. slotbuf[0] = 0xe000;
  9198. }
  9199. static void
  9200. Opcode_srai_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  9201. {
  9202. slotbuf[0] = 0x21000;
  9203. }
  9204. static void
  9205. Opcode_srli_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9206. {
  9207. slotbuf[0] = 0x410000;
  9208. }
  9209. static void
  9210. Opcode_srli_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  9211. {
  9212. slotbuf[0] = 0xa4000;
  9213. }
  9214. static void
  9215. Opcode_srli_Slot_xt_flix64_slot2_encode (xtensa_insnbuf slotbuf)
  9216. {
  9217. slotbuf[0] = 0x9000;
  9218. }
  9219. static void
  9220. Opcode_srli_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  9221. {
  9222. slotbuf[0] = 0x41000;
  9223. }
  9224. static void
  9225. Opcode_memw_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9226. {
  9227. slotbuf[0] = 0x20c0;
  9228. }
  9229. static void
  9230. Opcode_extw_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9231. {
  9232. slotbuf[0] = 0x20d0;
  9233. }
  9234. static void
  9235. Opcode_isync_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9236. {
  9237. slotbuf[0] = 0x2000;
  9238. }
  9239. static void
  9240. Opcode_rsync_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9241. {
  9242. slotbuf[0] = 0x2010;
  9243. }
  9244. static void
  9245. Opcode_esync_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9246. {
  9247. slotbuf[0] = 0x2020;
  9248. }
  9249. static void
  9250. Opcode_dsync_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9251. {
  9252. slotbuf[0] = 0x2030;
  9253. }
  9254. static void
  9255. Opcode_rsil_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9256. {
  9257. slotbuf[0] = 0x6000;
  9258. }
  9259. static void
  9260. Opcode_rsr_lend_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9261. {
  9262. slotbuf[0] = 0x30100;
  9263. }
  9264. static void
  9265. Opcode_wsr_lend_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9266. {
  9267. slotbuf[0] = 0x130100;
  9268. }
  9269. static void
  9270. Opcode_xsr_lend_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9271. {
  9272. slotbuf[0] = 0x610100;
  9273. }
  9274. static void
  9275. Opcode_rsr_lcount_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9276. {
  9277. slotbuf[0] = 0x30200;
  9278. }
  9279. static void
  9280. Opcode_wsr_lcount_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9281. {
  9282. slotbuf[0] = 0x130200;
  9283. }
  9284. static void
  9285. Opcode_xsr_lcount_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9286. {
  9287. slotbuf[0] = 0x610200;
  9288. }
  9289. static void
  9290. Opcode_rsr_lbeg_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9291. {
  9292. slotbuf[0] = 0x30000;
  9293. }
  9294. static void
  9295. Opcode_wsr_lbeg_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9296. {
  9297. slotbuf[0] = 0x130000;
  9298. }
  9299. static void
  9300. Opcode_xsr_lbeg_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9301. {
  9302. slotbuf[0] = 0x610000;
  9303. }
  9304. static void
  9305. Opcode_rsr_sar_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9306. {
  9307. slotbuf[0] = 0x30300;
  9308. }
  9309. static void
  9310. Opcode_wsr_sar_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9311. {
  9312. slotbuf[0] = 0x130300;
  9313. }
  9314. static void
  9315. Opcode_xsr_sar_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9316. {
  9317. slotbuf[0] = 0x610300;
  9318. }
  9319. static void
  9320. Opcode_rsr_litbase_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9321. {
  9322. slotbuf[0] = 0x30500;
  9323. }
  9324. static void
  9325. Opcode_wsr_litbase_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9326. {
  9327. slotbuf[0] = 0x130500;
  9328. }
  9329. static void
  9330. Opcode_xsr_litbase_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9331. {
  9332. slotbuf[0] = 0x610500;
  9333. }
  9334. static void
  9335. Opcode_rsr_176_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9336. {
  9337. slotbuf[0] = 0x3b000;
  9338. }
  9339. static void
  9340. Opcode_rsr_208_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9341. {
  9342. slotbuf[0] = 0x3d000;
  9343. }
  9344. static void
  9345. Opcode_rsr_ps_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9346. {
  9347. slotbuf[0] = 0x3e600;
  9348. }
  9349. static void
  9350. Opcode_wsr_ps_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9351. {
  9352. slotbuf[0] = 0x13e600;
  9353. }
  9354. static void
  9355. Opcode_xsr_ps_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9356. {
  9357. slotbuf[0] = 0x61e600;
  9358. }
  9359. static void
  9360. Opcode_rsr_epc1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9361. {
  9362. slotbuf[0] = 0x3b100;
  9363. }
  9364. static void
  9365. Opcode_wsr_epc1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9366. {
  9367. slotbuf[0] = 0x13b100;
  9368. }
  9369. static void
  9370. Opcode_xsr_epc1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9371. {
  9372. slotbuf[0] = 0x61b100;
  9373. }
  9374. static void
  9375. Opcode_rsr_excsave1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9376. {
  9377. slotbuf[0] = 0x3d100;
  9378. }
  9379. static void
  9380. Opcode_wsr_excsave1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9381. {
  9382. slotbuf[0] = 0x13d100;
  9383. }
  9384. static void
  9385. Opcode_xsr_excsave1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9386. {
  9387. slotbuf[0] = 0x61d100;
  9388. }
  9389. static void
  9390. Opcode_rsr_epc2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9391. {
  9392. slotbuf[0] = 0x3b200;
  9393. }
  9394. static void
  9395. Opcode_wsr_epc2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9396. {
  9397. slotbuf[0] = 0x13b200;
  9398. }
  9399. static void
  9400. Opcode_xsr_epc2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9401. {
  9402. slotbuf[0] = 0x61b200;
  9403. }
  9404. static void
  9405. Opcode_rsr_excsave2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9406. {
  9407. slotbuf[0] = 0x3d200;
  9408. }
  9409. static void
  9410. Opcode_wsr_excsave2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9411. {
  9412. slotbuf[0] = 0x13d200;
  9413. }
  9414. static void
  9415. Opcode_xsr_excsave2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9416. {
  9417. slotbuf[0] = 0x61d200;
  9418. }
  9419. static void
  9420. Opcode_rsr_epc3_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9421. {
  9422. slotbuf[0] = 0x3b300;
  9423. }
  9424. static void
  9425. Opcode_wsr_epc3_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9426. {
  9427. slotbuf[0] = 0x13b300;
  9428. }
  9429. static void
  9430. Opcode_xsr_epc3_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9431. {
  9432. slotbuf[0] = 0x61b300;
  9433. }
  9434. static void
  9435. Opcode_rsr_excsave3_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9436. {
  9437. slotbuf[0] = 0x3d300;
  9438. }
  9439. static void
  9440. Opcode_wsr_excsave3_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9441. {
  9442. slotbuf[0] = 0x13d300;
  9443. }
  9444. static void
  9445. Opcode_xsr_excsave3_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9446. {
  9447. slotbuf[0] = 0x61d300;
  9448. }
  9449. static void
  9450. Opcode_rsr_epc4_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9451. {
  9452. slotbuf[0] = 0x3b400;
  9453. }
  9454. static void
  9455. Opcode_wsr_epc4_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9456. {
  9457. slotbuf[0] = 0x13b400;
  9458. }
  9459. static void
  9460. Opcode_xsr_epc4_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9461. {
  9462. slotbuf[0] = 0x61b400;
  9463. }
  9464. static void
  9465. Opcode_rsr_excsave4_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9466. {
  9467. slotbuf[0] = 0x3d400;
  9468. }
  9469. static void
  9470. Opcode_wsr_excsave4_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9471. {
  9472. slotbuf[0] = 0x13d400;
  9473. }
  9474. static void
  9475. Opcode_xsr_excsave4_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9476. {
  9477. slotbuf[0] = 0x61d400;
  9478. }
  9479. static void
  9480. Opcode_rsr_epc5_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9481. {
  9482. slotbuf[0] = 0x3b500;
  9483. }
  9484. static void
  9485. Opcode_wsr_epc5_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9486. {
  9487. slotbuf[0] = 0x13b500;
  9488. }
  9489. static void
  9490. Opcode_xsr_epc5_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9491. {
  9492. slotbuf[0] = 0x61b500;
  9493. }
  9494. static void
  9495. Opcode_rsr_excsave5_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9496. {
  9497. slotbuf[0] = 0x3d500;
  9498. }
  9499. static void
  9500. Opcode_wsr_excsave5_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9501. {
  9502. slotbuf[0] = 0x13d500;
  9503. }
  9504. static void
  9505. Opcode_xsr_excsave5_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9506. {
  9507. slotbuf[0] = 0x61d500;
  9508. }
  9509. static void
  9510. Opcode_rsr_epc6_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9511. {
  9512. slotbuf[0] = 0x3b600;
  9513. }
  9514. static void
  9515. Opcode_wsr_epc6_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9516. {
  9517. slotbuf[0] = 0x13b600;
  9518. }
  9519. static void
  9520. Opcode_xsr_epc6_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9521. {
  9522. slotbuf[0] = 0x61b600;
  9523. }
  9524. static void
  9525. Opcode_rsr_excsave6_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9526. {
  9527. slotbuf[0] = 0x3d600;
  9528. }
  9529. static void
  9530. Opcode_wsr_excsave6_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9531. {
  9532. slotbuf[0] = 0x13d600;
  9533. }
  9534. static void
  9535. Opcode_xsr_excsave6_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9536. {
  9537. slotbuf[0] = 0x61d600;
  9538. }
  9539. static void
  9540. Opcode_rsr_epc7_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9541. {
  9542. slotbuf[0] = 0x3b700;
  9543. }
  9544. static void
  9545. Opcode_wsr_epc7_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9546. {
  9547. slotbuf[0] = 0x13b700;
  9548. }
  9549. static void
  9550. Opcode_xsr_epc7_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9551. {
  9552. slotbuf[0] = 0x61b700;
  9553. }
  9554. static void
  9555. Opcode_rsr_excsave7_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9556. {
  9557. slotbuf[0] = 0x3d700;
  9558. }
  9559. static void
  9560. Opcode_wsr_excsave7_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9561. {
  9562. slotbuf[0] = 0x13d700;
  9563. }
  9564. static void
  9565. Opcode_xsr_excsave7_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9566. {
  9567. slotbuf[0] = 0x61d700;
  9568. }
  9569. static void
  9570. Opcode_rsr_eps2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9571. {
  9572. slotbuf[0] = 0x3c200;
  9573. }
  9574. static void
  9575. Opcode_wsr_eps2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9576. {
  9577. slotbuf[0] = 0x13c200;
  9578. }
  9579. static void
  9580. Opcode_xsr_eps2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9581. {
  9582. slotbuf[0] = 0x61c200;
  9583. }
  9584. static void
  9585. Opcode_rsr_eps3_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9586. {
  9587. slotbuf[0] = 0x3c300;
  9588. }
  9589. static void
  9590. Opcode_wsr_eps3_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9591. {
  9592. slotbuf[0] = 0x13c300;
  9593. }
  9594. static void
  9595. Opcode_xsr_eps3_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9596. {
  9597. slotbuf[0] = 0x61c300;
  9598. }
  9599. static void
  9600. Opcode_rsr_eps4_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9601. {
  9602. slotbuf[0] = 0x3c400;
  9603. }
  9604. static void
  9605. Opcode_wsr_eps4_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9606. {
  9607. slotbuf[0] = 0x13c400;
  9608. }
  9609. static void
  9610. Opcode_xsr_eps4_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9611. {
  9612. slotbuf[0] = 0x61c400;
  9613. }
  9614. static void
  9615. Opcode_rsr_eps5_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9616. {
  9617. slotbuf[0] = 0x3c500;
  9618. }
  9619. static void
  9620. Opcode_wsr_eps5_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9621. {
  9622. slotbuf[0] = 0x13c500;
  9623. }
  9624. static void
  9625. Opcode_xsr_eps5_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9626. {
  9627. slotbuf[0] = 0x61c500;
  9628. }
  9629. static void
  9630. Opcode_rsr_eps6_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9631. {
  9632. slotbuf[0] = 0x3c600;
  9633. }
  9634. static void
  9635. Opcode_wsr_eps6_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9636. {
  9637. slotbuf[0] = 0x13c600;
  9638. }
  9639. static void
  9640. Opcode_xsr_eps6_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9641. {
  9642. slotbuf[0] = 0x61c600;
  9643. }
  9644. static void
  9645. Opcode_rsr_eps7_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9646. {
  9647. slotbuf[0] = 0x3c700;
  9648. }
  9649. static void
  9650. Opcode_wsr_eps7_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9651. {
  9652. slotbuf[0] = 0x13c700;
  9653. }
  9654. static void
  9655. Opcode_xsr_eps7_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9656. {
  9657. slotbuf[0] = 0x61c700;
  9658. }
  9659. static void
  9660. Opcode_rsr_excvaddr_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9661. {
  9662. slotbuf[0] = 0x3ee00;
  9663. }
  9664. static void
  9665. Opcode_wsr_excvaddr_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9666. {
  9667. slotbuf[0] = 0x13ee00;
  9668. }
  9669. static void
  9670. Opcode_xsr_excvaddr_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9671. {
  9672. slotbuf[0] = 0x61ee00;
  9673. }
  9674. static void
  9675. Opcode_rsr_depc_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9676. {
  9677. slotbuf[0] = 0x3c000;
  9678. }
  9679. static void
  9680. Opcode_wsr_depc_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9681. {
  9682. slotbuf[0] = 0x13c000;
  9683. }
  9684. static void
  9685. Opcode_xsr_depc_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9686. {
  9687. slotbuf[0] = 0x61c000;
  9688. }
  9689. static void
  9690. Opcode_rsr_exccause_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9691. {
  9692. slotbuf[0] = 0x3e800;
  9693. }
  9694. static void
  9695. Opcode_wsr_exccause_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9696. {
  9697. slotbuf[0] = 0x13e800;
  9698. }
  9699. static void
  9700. Opcode_xsr_exccause_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9701. {
  9702. slotbuf[0] = 0x61e800;
  9703. }
  9704. static void
  9705. Opcode_rsr_misc0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9706. {
  9707. slotbuf[0] = 0x3f400;
  9708. }
  9709. static void
  9710. Opcode_wsr_misc0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9711. {
  9712. slotbuf[0] = 0x13f400;
  9713. }
  9714. static void
  9715. Opcode_xsr_misc0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9716. {
  9717. slotbuf[0] = 0x61f400;
  9718. }
  9719. static void
  9720. Opcode_rsr_misc1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9721. {
  9722. slotbuf[0] = 0x3f500;
  9723. }
  9724. static void
  9725. Opcode_wsr_misc1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9726. {
  9727. slotbuf[0] = 0x13f500;
  9728. }
  9729. static void
  9730. Opcode_xsr_misc1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9731. {
  9732. slotbuf[0] = 0x61f500;
  9733. }
  9734. static void
  9735. Opcode_rsr_misc2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9736. {
  9737. slotbuf[0] = 0x3f600;
  9738. }
  9739. static void
  9740. Opcode_wsr_misc2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9741. {
  9742. slotbuf[0] = 0x13f600;
  9743. }
  9744. static void
  9745. Opcode_xsr_misc2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9746. {
  9747. slotbuf[0] = 0x61f600;
  9748. }
  9749. static void
  9750. Opcode_rsr_misc3_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9751. {
  9752. slotbuf[0] = 0x3f700;
  9753. }
  9754. static void
  9755. Opcode_wsr_misc3_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9756. {
  9757. slotbuf[0] = 0x13f700;
  9758. }
  9759. static void
  9760. Opcode_xsr_misc3_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9761. {
  9762. slotbuf[0] = 0x61f700;
  9763. }
  9764. static void
  9765. Opcode_rsr_prid_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9766. {
  9767. slotbuf[0] = 0x3eb00;
  9768. }
  9769. static void
  9770. Opcode_rsr_vecbase_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9771. {
  9772. slotbuf[0] = 0x3e700;
  9773. }
  9774. static void
  9775. Opcode_wsr_vecbase_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9776. {
  9777. slotbuf[0] = 0x13e700;
  9778. }
  9779. static void
  9780. Opcode_xsr_vecbase_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9781. {
  9782. slotbuf[0] = 0x61e700;
  9783. }
  9784. static void
  9785. Opcode_mul_aa_ll_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9786. {
  9787. slotbuf[0] = 0x740004;
  9788. }
  9789. static void
  9790. Opcode_mul_aa_hl_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9791. {
  9792. slotbuf[0] = 0x750004;
  9793. }
  9794. static void
  9795. Opcode_mul_aa_lh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9796. {
  9797. slotbuf[0] = 0x760004;
  9798. }
  9799. static void
  9800. Opcode_mul_aa_hh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9801. {
  9802. slotbuf[0] = 0x770004;
  9803. }
  9804. static void
  9805. Opcode_umul_aa_ll_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9806. {
  9807. slotbuf[0] = 0x700004;
  9808. }
  9809. static void
  9810. Opcode_umul_aa_hl_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9811. {
  9812. slotbuf[0] = 0x710004;
  9813. }
  9814. static void
  9815. Opcode_umul_aa_lh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9816. {
  9817. slotbuf[0] = 0x720004;
  9818. }
  9819. static void
  9820. Opcode_umul_aa_hh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9821. {
  9822. slotbuf[0] = 0x730004;
  9823. }
  9824. static void
  9825. Opcode_mul_ad_ll_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9826. {
  9827. slotbuf[0] = 0x340004;
  9828. }
  9829. static void
  9830. Opcode_mul_ad_hl_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9831. {
  9832. slotbuf[0] = 0x350004;
  9833. }
  9834. static void
  9835. Opcode_mul_ad_lh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9836. {
  9837. slotbuf[0] = 0x360004;
  9838. }
  9839. static void
  9840. Opcode_mul_ad_hh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9841. {
  9842. slotbuf[0] = 0x370004;
  9843. }
  9844. static void
  9845. Opcode_mul_da_ll_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9846. {
  9847. slotbuf[0] = 0x640004;
  9848. }
  9849. static void
  9850. Opcode_mul_da_hl_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9851. {
  9852. slotbuf[0] = 0x650004;
  9853. }
  9854. static void
  9855. Opcode_mul_da_lh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9856. {
  9857. slotbuf[0] = 0x660004;
  9858. }
  9859. static void
  9860. Opcode_mul_da_hh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9861. {
  9862. slotbuf[0] = 0x670004;
  9863. }
  9864. static void
  9865. Opcode_mul_dd_ll_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9866. {
  9867. slotbuf[0] = 0x240004;
  9868. }
  9869. static void
  9870. Opcode_mul_dd_hl_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9871. {
  9872. slotbuf[0] = 0x250004;
  9873. }
  9874. static void
  9875. Opcode_mul_dd_lh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9876. {
  9877. slotbuf[0] = 0x260004;
  9878. }
  9879. static void
  9880. Opcode_mul_dd_hh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9881. {
  9882. slotbuf[0] = 0x270004;
  9883. }
  9884. static void
  9885. Opcode_mula_aa_ll_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9886. {
  9887. slotbuf[0] = 0x780004;
  9888. }
  9889. static void
  9890. Opcode_mula_aa_hl_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9891. {
  9892. slotbuf[0] = 0x790004;
  9893. }
  9894. static void
  9895. Opcode_mula_aa_lh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9896. {
  9897. slotbuf[0] = 0x7a0004;
  9898. }
  9899. static void
  9900. Opcode_mula_aa_hh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9901. {
  9902. slotbuf[0] = 0x7b0004;
  9903. }
  9904. static void
  9905. Opcode_muls_aa_ll_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9906. {
  9907. slotbuf[0] = 0x7c0004;
  9908. }
  9909. static void
  9910. Opcode_muls_aa_hl_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9911. {
  9912. slotbuf[0] = 0x7d0004;
  9913. }
  9914. static void
  9915. Opcode_muls_aa_lh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9916. {
  9917. slotbuf[0] = 0x7e0004;
  9918. }
  9919. static void
  9920. Opcode_muls_aa_hh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9921. {
  9922. slotbuf[0] = 0x7f0004;
  9923. }
  9924. static void
  9925. Opcode_mula_ad_ll_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9926. {
  9927. slotbuf[0] = 0x380004;
  9928. }
  9929. static void
  9930. Opcode_mula_ad_hl_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9931. {
  9932. slotbuf[0] = 0x390004;
  9933. }
  9934. static void
  9935. Opcode_mula_ad_lh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9936. {
  9937. slotbuf[0] = 0x3a0004;
  9938. }
  9939. static void
  9940. Opcode_mula_ad_hh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9941. {
  9942. slotbuf[0] = 0x3b0004;
  9943. }
  9944. static void
  9945. Opcode_muls_ad_ll_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9946. {
  9947. slotbuf[0] = 0x3c0004;
  9948. }
  9949. static void
  9950. Opcode_muls_ad_hl_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9951. {
  9952. slotbuf[0] = 0x3d0004;
  9953. }
  9954. static void
  9955. Opcode_muls_ad_lh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9956. {
  9957. slotbuf[0] = 0x3e0004;
  9958. }
  9959. static void
  9960. Opcode_muls_ad_hh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9961. {
  9962. slotbuf[0] = 0x3f0004;
  9963. }
  9964. static void
  9965. Opcode_mula_da_ll_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9966. {
  9967. slotbuf[0] = 0x680004;
  9968. }
  9969. static void
  9970. Opcode_mula_da_hl_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9971. {
  9972. slotbuf[0] = 0x690004;
  9973. }
  9974. static void
  9975. Opcode_mula_da_lh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9976. {
  9977. slotbuf[0] = 0x6a0004;
  9978. }
  9979. static void
  9980. Opcode_mula_da_hh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9981. {
  9982. slotbuf[0] = 0x6b0004;
  9983. }
  9984. static void
  9985. Opcode_muls_da_ll_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9986. {
  9987. slotbuf[0] = 0x6c0004;
  9988. }
  9989. static void
  9990. Opcode_muls_da_hl_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9991. {
  9992. slotbuf[0] = 0x6d0004;
  9993. }
  9994. static void
  9995. Opcode_muls_da_lh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  9996. {
  9997. slotbuf[0] = 0x6e0004;
  9998. }
  9999. static void
  10000. Opcode_muls_da_hh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10001. {
  10002. slotbuf[0] = 0x6f0004;
  10003. }
  10004. static void
  10005. Opcode_mula_dd_ll_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10006. {
  10007. slotbuf[0] = 0x280004;
  10008. }
  10009. static void
  10010. Opcode_mula_dd_hl_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10011. {
  10012. slotbuf[0] = 0x290004;
  10013. }
  10014. static void
  10015. Opcode_mula_dd_lh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10016. {
  10017. slotbuf[0] = 0x2a0004;
  10018. }
  10019. static void
  10020. Opcode_mula_dd_hh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10021. {
  10022. slotbuf[0] = 0x2b0004;
  10023. }
  10024. static void
  10025. Opcode_muls_dd_ll_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10026. {
  10027. slotbuf[0] = 0x2c0004;
  10028. }
  10029. static void
  10030. Opcode_muls_dd_hl_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10031. {
  10032. slotbuf[0] = 0x2d0004;
  10033. }
  10034. static void
  10035. Opcode_muls_dd_lh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10036. {
  10037. slotbuf[0] = 0x2e0004;
  10038. }
  10039. static void
  10040. Opcode_muls_dd_hh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10041. {
  10042. slotbuf[0] = 0x2f0004;
  10043. }
  10044. static void
  10045. Opcode_mula_da_ll_lddec_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10046. {
  10047. slotbuf[0] = 0x580004;
  10048. }
  10049. static void
  10050. Opcode_mula_da_ll_ldinc_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10051. {
  10052. slotbuf[0] = 0x480004;
  10053. }
  10054. static void
  10055. Opcode_mula_da_hl_lddec_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10056. {
  10057. slotbuf[0] = 0x590004;
  10058. }
  10059. static void
  10060. Opcode_mula_da_hl_ldinc_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10061. {
  10062. slotbuf[0] = 0x490004;
  10063. }
  10064. static void
  10065. Opcode_mula_da_lh_lddec_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10066. {
  10067. slotbuf[0] = 0x5a0004;
  10068. }
  10069. static void
  10070. Opcode_mula_da_lh_ldinc_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10071. {
  10072. slotbuf[0] = 0x4a0004;
  10073. }
  10074. static void
  10075. Opcode_mula_da_hh_lddec_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10076. {
  10077. slotbuf[0] = 0x5b0004;
  10078. }
  10079. static void
  10080. Opcode_mula_da_hh_ldinc_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10081. {
  10082. slotbuf[0] = 0x4b0004;
  10083. }
  10084. static void
  10085. Opcode_mula_dd_ll_lddec_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10086. {
  10087. slotbuf[0] = 0x180004;
  10088. }
  10089. static void
  10090. Opcode_mula_dd_ll_ldinc_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10091. {
  10092. slotbuf[0] = 0x80004;
  10093. }
  10094. static void
  10095. Opcode_mula_dd_hl_lddec_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10096. {
  10097. slotbuf[0] = 0x190004;
  10098. }
  10099. static void
  10100. Opcode_mula_dd_hl_ldinc_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10101. {
  10102. slotbuf[0] = 0x90004;
  10103. }
  10104. static void
  10105. Opcode_mula_dd_lh_lddec_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10106. {
  10107. slotbuf[0] = 0x1a0004;
  10108. }
  10109. static void
  10110. Opcode_mula_dd_lh_ldinc_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10111. {
  10112. slotbuf[0] = 0xa0004;
  10113. }
  10114. static void
  10115. Opcode_mula_dd_hh_lddec_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10116. {
  10117. slotbuf[0] = 0x1b0004;
  10118. }
  10119. static void
  10120. Opcode_mula_dd_hh_ldinc_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10121. {
  10122. slotbuf[0] = 0xb0004;
  10123. }
  10124. static void
  10125. Opcode_lddec_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10126. {
  10127. slotbuf[0] = 0x900004;
  10128. }
  10129. static void
  10130. Opcode_ldinc_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10131. {
  10132. slotbuf[0] = 0x800004;
  10133. }
  10134. static void
  10135. Opcode_mul16u_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10136. {
  10137. slotbuf[0] = 0xc10000;
  10138. }
  10139. static void
  10140. Opcode_mul16u_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  10141. {
  10142. slotbuf[0] = 0x9b000;
  10143. }
  10144. static void
  10145. Opcode_mul16u_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  10146. {
  10147. slotbuf[0] = 0xc1000;
  10148. }
  10149. static void
  10150. Opcode_mul16s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10151. {
  10152. slotbuf[0] = 0xd10000;
  10153. }
  10154. static void
  10155. Opcode_mul16s_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  10156. {
  10157. slotbuf[0] = 0x9c000;
  10158. }
  10159. static void
  10160. Opcode_mul16s_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  10161. {
  10162. slotbuf[0] = 0xd1000;
  10163. }
  10164. static void
  10165. Opcode_rsr_m0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10166. {
  10167. slotbuf[0] = 0x32000;
  10168. }
  10169. static void
  10170. Opcode_wsr_m0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10171. {
  10172. slotbuf[0] = 0x132000;
  10173. }
  10174. static void
  10175. Opcode_xsr_m0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10176. {
  10177. slotbuf[0] = 0x612000;
  10178. }
  10179. static void
  10180. Opcode_rsr_m1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10181. {
  10182. slotbuf[0] = 0x32100;
  10183. }
  10184. static void
  10185. Opcode_wsr_m1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10186. {
  10187. slotbuf[0] = 0x132100;
  10188. }
  10189. static void
  10190. Opcode_xsr_m1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10191. {
  10192. slotbuf[0] = 0x612100;
  10193. }
  10194. static void
  10195. Opcode_rsr_m2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10196. {
  10197. slotbuf[0] = 0x32200;
  10198. }
  10199. static void
  10200. Opcode_wsr_m2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10201. {
  10202. slotbuf[0] = 0x132200;
  10203. }
  10204. static void
  10205. Opcode_xsr_m2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10206. {
  10207. slotbuf[0] = 0x612200;
  10208. }
  10209. static void
  10210. Opcode_rsr_m3_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10211. {
  10212. slotbuf[0] = 0x32300;
  10213. }
  10214. static void
  10215. Opcode_wsr_m3_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10216. {
  10217. slotbuf[0] = 0x132300;
  10218. }
  10219. static void
  10220. Opcode_xsr_m3_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10221. {
  10222. slotbuf[0] = 0x612300;
  10223. }
  10224. static void
  10225. Opcode_rsr_acclo_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10226. {
  10227. slotbuf[0] = 0x31000;
  10228. }
  10229. static void
  10230. Opcode_wsr_acclo_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10231. {
  10232. slotbuf[0] = 0x131000;
  10233. }
  10234. static void
  10235. Opcode_xsr_acclo_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10236. {
  10237. slotbuf[0] = 0x611000;
  10238. }
  10239. static void
  10240. Opcode_rsr_acchi_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10241. {
  10242. slotbuf[0] = 0x31100;
  10243. }
  10244. static void
  10245. Opcode_wsr_acchi_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10246. {
  10247. slotbuf[0] = 0x131100;
  10248. }
  10249. static void
  10250. Opcode_xsr_acchi_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10251. {
  10252. slotbuf[0] = 0x611100;
  10253. }
  10254. static void
  10255. Opcode_rfi_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10256. {
  10257. slotbuf[0] = 0x3010;
  10258. }
  10259. static void
  10260. Opcode_waiti_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10261. {
  10262. slotbuf[0] = 0x7000;
  10263. }
  10264. static void
  10265. Opcode_rsr_interrupt_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10266. {
  10267. slotbuf[0] = 0x3e200;
  10268. }
  10269. static void
  10270. Opcode_wsr_intset_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10271. {
  10272. slotbuf[0] = 0x13e200;
  10273. }
  10274. static void
  10275. Opcode_wsr_intclear_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10276. {
  10277. slotbuf[0] = 0x13e300;
  10278. }
  10279. static void
  10280. Opcode_rsr_intenable_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10281. {
  10282. slotbuf[0] = 0x3e400;
  10283. }
  10284. static void
  10285. Opcode_wsr_intenable_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10286. {
  10287. slotbuf[0] = 0x13e400;
  10288. }
  10289. static void
  10290. Opcode_xsr_intenable_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10291. {
  10292. slotbuf[0] = 0x61e400;
  10293. }
  10294. static void
  10295. Opcode_break_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10296. {
  10297. slotbuf[0] = 0x4000;
  10298. }
  10299. static void
  10300. Opcode_break_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf)
  10301. {
  10302. slotbuf[0] = 0xf02d;
  10303. }
  10304. static void
  10305. Opcode_rsr_dbreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10306. {
  10307. slotbuf[0] = 0x39000;
  10308. }
  10309. static void
  10310. Opcode_wsr_dbreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10311. {
  10312. slotbuf[0] = 0x139000;
  10313. }
  10314. static void
  10315. Opcode_xsr_dbreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10316. {
  10317. slotbuf[0] = 0x619000;
  10318. }
  10319. static void
  10320. Opcode_rsr_dbreakc0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10321. {
  10322. slotbuf[0] = 0x3a000;
  10323. }
  10324. static void
  10325. Opcode_wsr_dbreakc0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10326. {
  10327. slotbuf[0] = 0x13a000;
  10328. }
  10329. static void
  10330. Opcode_xsr_dbreakc0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10331. {
  10332. slotbuf[0] = 0x61a000;
  10333. }
  10334. static void
  10335. Opcode_rsr_dbreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10336. {
  10337. slotbuf[0] = 0x39100;
  10338. }
  10339. static void
  10340. Opcode_wsr_dbreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10341. {
  10342. slotbuf[0] = 0x139100;
  10343. }
  10344. static void
  10345. Opcode_xsr_dbreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10346. {
  10347. slotbuf[0] = 0x619100;
  10348. }
  10349. static void
  10350. Opcode_rsr_dbreakc1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10351. {
  10352. slotbuf[0] = 0x3a100;
  10353. }
  10354. static void
  10355. Opcode_wsr_dbreakc1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10356. {
  10357. slotbuf[0] = 0x13a100;
  10358. }
  10359. static void
  10360. Opcode_xsr_dbreakc1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10361. {
  10362. slotbuf[0] = 0x61a100;
  10363. }
  10364. static void
  10365. Opcode_rsr_ibreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10366. {
  10367. slotbuf[0] = 0x38000;
  10368. }
  10369. static void
  10370. Opcode_wsr_ibreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10371. {
  10372. slotbuf[0] = 0x138000;
  10373. }
  10374. static void
  10375. Opcode_xsr_ibreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10376. {
  10377. slotbuf[0] = 0x618000;
  10378. }
  10379. static void
  10380. Opcode_rsr_ibreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10381. {
  10382. slotbuf[0] = 0x38100;
  10383. }
  10384. static void
  10385. Opcode_wsr_ibreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10386. {
  10387. slotbuf[0] = 0x138100;
  10388. }
  10389. static void
  10390. Opcode_xsr_ibreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10391. {
  10392. slotbuf[0] = 0x618100;
  10393. }
  10394. static void
  10395. Opcode_rsr_ibreakenable_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10396. {
  10397. slotbuf[0] = 0x36000;
  10398. }
  10399. static void
  10400. Opcode_wsr_ibreakenable_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10401. {
  10402. slotbuf[0] = 0x136000;
  10403. }
  10404. static void
  10405. Opcode_xsr_ibreakenable_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10406. {
  10407. slotbuf[0] = 0x616000;
  10408. }
  10409. static void
  10410. Opcode_rsr_debugcause_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10411. {
  10412. slotbuf[0] = 0x3e900;
  10413. }
  10414. static void
  10415. Opcode_wsr_debugcause_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10416. {
  10417. slotbuf[0] = 0x13e900;
  10418. }
  10419. static void
  10420. Opcode_xsr_debugcause_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10421. {
  10422. slotbuf[0] = 0x61e900;
  10423. }
  10424. static void
  10425. Opcode_rsr_icount_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10426. {
  10427. slotbuf[0] = 0x3ec00;
  10428. }
  10429. static void
  10430. Opcode_wsr_icount_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10431. {
  10432. slotbuf[0] = 0x13ec00;
  10433. }
  10434. static void
  10435. Opcode_xsr_icount_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10436. {
  10437. slotbuf[0] = 0x61ec00;
  10438. }
  10439. static void
  10440. Opcode_rsr_icountlevel_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10441. {
  10442. slotbuf[0] = 0x3ed00;
  10443. }
  10444. static void
  10445. Opcode_wsr_icountlevel_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10446. {
  10447. slotbuf[0] = 0x13ed00;
  10448. }
  10449. static void
  10450. Opcode_xsr_icountlevel_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10451. {
  10452. slotbuf[0] = 0x61ed00;
  10453. }
  10454. static void
  10455. Opcode_rsr_ddr_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10456. {
  10457. slotbuf[0] = 0x36800;
  10458. }
  10459. static void
  10460. Opcode_wsr_ddr_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10461. {
  10462. slotbuf[0] = 0x136800;
  10463. }
  10464. static void
  10465. Opcode_xsr_ddr_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10466. {
  10467. slotbuf[0] = 0x616800;
  10468. }
  10469. static void
  10470. Opcode_rfdo_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10471. {
  10472. slotbuf[0] = 0xf1e000;
  10473. }
  10474. static void
  10475. Opcode_rfdd_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10476. {
  10477. slotbuf[0] = 0xf1e010;
  10478. }
  10479. static void
  10480. Opcode_wsr_mmid_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10481. {
  10482. slotbuf[0] = 0x135900;
  10483. }
  10484. static void
  10485. Opcode_andb_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10486. {
  10487. slotbuf[0] = 0x20000;
  10488. }
  10489. static void
  10490. Opcode_andbc_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10491. {
  10492. slotbuf[0] = 0x120000;
  10493. }
  10494. static void
  10495. Opcode_orb_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10496. {
  10497. slotbuf[0] = 0x220000;
  10498. }
  10499. static void
  10500. Opcode_orbc_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10501. {
  10502. slotbuf[0] = 0x320000;
  10503. }
  10504. static void
  10505. Opcode_xorb_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10506. {
  10507. slotbuf[0] = 0x420000;
  10508. }
  10509. static void
  10510. Opcode_any4_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10511. {
  10512. slotbuf[0] = 0x8000;
  10513. }
  10514. static void
  10515. Opcode_all4_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10516. {
  10517. slotbuf[0] = 0x9000;
  10518. }
  10519. static void
  10520. Opcode_any8_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10521. {
  10522. slotbuf[0] = 0xa000;
  10523. }
  10524. static void
  10525. Opcode_all8_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10526. {
  10527. slotbuf[0] = 0xb000;
  10528. }
  10529. static void
  10530. Opcode_bf_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10531. {
  10532. slotbuf[0] = 0x76;
  10533. }
  10534. static void
  10535. Opcode_bt_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10536. {
  10537. slotbuf[0] = 0x1076;
  10538. }
  10539. static void
  10540. Opcode_movf_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10541. {
  10542. slotbuf[0] = 0xc30000;
  10543. }
  10544. static void
  10545. Opcode_movt_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10546. {
  10547. slotbuf[0] = 0xd30000;
  10548. }
  10549. static void
  10550. Opcode_rsr_br_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10551. {
  10552. slotbuf[0] = 0x30400;
  10553. }
  10554. static void
  10555. Opcode_wsr_br_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10556. {
  10557. slotbuf[0] = 0x130400;
  10558. }
  10559. static void
  10560. Opcode_xsr_br_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10561. {
  10562. slotbuf[0] = 0x610400;
  10563. }
  10564. static void
  10565. Opcode_rsr_ccount_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10566. {
  10567. slotbuf[0] = 0x3ea00;
  10568. }
  10569. static void
  10570. Opcode_wsr_ccount_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10571. {
  10572. slotbuf[0] = 0x13ea00;
  10573. }
  10574. static void
  10575. Opcode_xsr_ccount_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10576. {
  10577. slotbuf[0] = 0x61ea00;
  10578. }
  10579. static void
  10580. Opcode_rsr_ccompare0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10581. {
  10582. slotbuf[0] = 0x3f000;
  10583. }
  10584. static void
  10585. Opcode_wsr_ccompare0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10586. {
  10587. slotbuf[0] = 0x13f000;
  10588. }
  10589. static void
  10590. Opcode_xsr_ccompare0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10591. {
  10592. slotbuf[0] = 0x61f000;
  10593. }
  10594. static void
  10595. Opcode_rsr_ccompare1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10596. {
  10597. slotbuf[0] = 0x3f100;
  10598. }
  10599. static void
  10600. Opcode_wsr_ccompare1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10601. {
  10602. slotbuf[0] = 0x13f100;
  10603. }
  10604. static void
  10605. Opcode_xsr_ccompare1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10606. {
  10607. slotbuf[0] = 0x61f100;
  10608. }
  10609. static void
  10610. Opcode_rsr_ccompare2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10611. {
  10612. slotbuf[0] = 0x3f200;
  10613. }
  10614. static void
  10615. Opcode_wsr_ccompare2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10616. {
  10617. slotbuf[0] = 0x13f200;
  10618. }
  10619. static void
  10620. Opcode_xsr_ccompare2_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10621. {
  10622. slotbuf[0] = 0x61f200;
  10623. }
  10624. static void
  10625. Opcode_ipf_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10626. {
  10627. slotbuf[0] = 0x70c2;
  10628. }
  10629. static void
  10630. Opcode_ihi_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10631. {
  10632. slotbuf[0] = 0x70e2;
  10633. }
  10634. static void
  10635. Opcode_ipfl_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10636. {
  10637. slotbuf[0] = 0x70d2;
  10638. }
  10639. static void
  10640. Opcode_ihu_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10641. {
  10642. slotbuf[0] = 0x270d2;
  10643. }
  10644. static void
  10645. Opcode_iiu_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10646. {
  10647. slotbuf[0] = 0x370d2;
  10648. }
  10649. static void
  10650. Opcode_iii_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10651. {
  10652. slotbuf[0] = 0x70f2;
  10653. }
  10654. static void
  10655. Opcode_lict_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10656. {
  10657. slotbuf[0] = 0xf10000;
  10658. }
  10659. static void
  10660. Opcode_licw_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10661. {
  10662. slotbuf[0] = 0xf12000;
  10663. }
  10664. static void
  10665. Opcode_sict_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10666. {
  10667. slotbuf[0] = 0xf11000;
  10668. }
  10669. static void
  10670. Opcode_sicw_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10671. {
  10672. slotbuf[0] = 0xf13000;
  10673. }
  10674. static void
  10675. Opcode_dhwb_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10676. {
  10677. slotbuf[0] = 0x7042;
  10678. }
  10679. static void
  10680. Opcode_dhwbi_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10681. {
  10682. slotbuf[0] = 0x7052;
  10683. }
  10684. static void
  10685. Opcode_diwb_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10686. {
  10687. slotbuf[0] = 0x47082;
  10688. }
  10689. static void
  10690. Opcode_diwbi_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10691. {
  10692. slotbuf[0] = 0x57082;
  10693. }
  10694. static void
  10695. Opcode_dhi_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10696. {
  10697. slotbuf[0] = 0x7062;
  10698. }
  10699. static void
  10700. Opcode_dii_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10701. {
  10702. slotbuf[0] = 0x7072;
  10703. }
  10704. static void
  10705. Opcode_dpfr_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10706. {
  10707. slotbuf[0] = 0x7002;
  10708. }
  10709. static void
  10710. Opcode_dpfw_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10711. {
  10712. slotbuf[0] = 0x7012;
  10713. }
  10714. static void
  10715. Opcode_dpfro_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10716. {
  10717. slotbuf[0] = 0x7022;
  10718. }
  10719. static void
  10720. Opcode_dpfwo_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10721. {
  10722. slotbuf[0] = 0x7032;
  10723. }
  10724. static void
  10725. Opcode_dpfl_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10726. {
  10727. slotbuf[0] = 0x7082;
  10728. }
  10729. static void
  10730. Opcode_dhu_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10731. {
  10732. slotbuf[0] = 0x27082;
  10733. }
  10734. static void
  10735. Opcode_diu_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10736. {
  10737. slotbuf[0] = 0x37082;
  10738. }
  10739. static void
  10740. Opcode_sdct_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10741. {
  10742. slotbuf[0] = 0xf19000;
  10743. }
  10744. static void
  10745. Opcode_ldct_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10746. {
  10747. slotbuf[0] = 0xf18000;
  10748. }
  10749. static void
  10750. Opcode_wsr_ptevaddr_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10751. {
  10752. slotbuf[0] = 0x135300;
  10753. }
  10754. static void
  10755. Opcode_rsr_ptevaddr_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10756. {
  10757. slotbuf[0] = 0x35300;
  10758. }
  10759. static void
  10760. Opcode_xsr_ptevaddr_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10761. {
  10762. slotbuf[0] = 0x615300;
  10763. }
  10764. static void
  10765. Opcode_rsr_rasid_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10766. {
  10767. slotbuf[0] = 0x35a00;
  10768. }
  10769. static void
  10770. Opcode_wsr_rasid_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10771. {
  10772. slotbuf[0] = 0x135a00;
  10773. }
  10774. static void
  10775. Opcode_xsr_rasid_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10776. {
  10777. slotbuf[0] = 0x615a00;
  10778. }
  10779. static void
  10780. Opcode_rsr_itlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10781. {
  10782. slotbuf[0] = 0x35b00;
  10783. }
  10784. static void
  10785. Opcode_wsr_itlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10786. {
  10787. slotbuf[0] = 0x135b00;
  10788. }
  10789. static void
  10790. Opcode_xsr_itlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10791. {
  10792. slotbuf[0] = 0x615b00;
  10793. }
  10794. static void
  10795. Opcode_rsr_dtlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10796. {
  10797. slotbuf[0] = 0x35c00;
  10798. }
  10799. static void
  10800. Opcode_wsr_dtlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10801. {
  10802. slotbuf[0] = 0x135c00;
  10803. }
  10804. static void
  10805. Opcode_xsr_dtlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10806. {
  10807. slotbuf[0] = 0x615c00;
  10808. }
  10809. static void
  10810. Opcode_idtlb_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10811. {
  10812. slotbuf[0] = 0x50c000;
  10813. }
  10814. static void
  10815. Opcode_pdtlb_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10816. {
  10817. slotbuf[0] = 0x50d000;
  10818. }
  10819. static void
  10820. Opcode_rdtlb0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10821. {
  10822. slotbuf[0] = 0x50b000;
  10823. }
  10824. static void
  10825. Opcode_rdtlb1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10826. {
  10827. slotbuf[0] = 0x50f000;
  10828. }
  10829. static void
  10830. Opcode_wdtlb_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10831. {
  10832. slotbuf[0] = 0x50e000;
  10833. }
  10834. static void
  10835. Opcode_iitlb_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10836. {
  10837. slotbuf[0] = 0x504000;
  10838. }
  10839. static void
  10840. Opcode_pitlb_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10841. {
  10842. slotbuf[0] = 0x505000;
  10843. }
  10844. static void
  10845. Opcode_ritlb0_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10846. {
  10847. slotbuf[0] = 0x503000;
  10848. }
  10849. static void
  10850. Opcode_ritlb1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10851. {
  10852. slotbuf[0] = 0x507000;
  10853. }
  10854. static void
  10855. Opcode_witlb_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10856. {
  10857. slotbuf[0] = 0x506000;
  10858. }
  10859. static void
  10860. Opcode_ldpte_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10861. {
  10862. slotbuf[0] = 0xf1f000;
  10863. }
  10864. static void
  10865. Opcode_hwwitlba_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10866. {
  10867. slotbuf[0] = 0x501000;
  10868. }
  10869. static void
  10870. Opcode_hwwdtlba_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10871. {
  10872. slotbuf[0] = 0x509000;
  10873. }
  10874. static void
  10875. Opcode_rsr_cpenable_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10876. {
  10877. slotbuf[0] = 0x3e000;
  10878. }
  10879. static void
  10880. Opcode_wsr_cpenable_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10881. {
  10882. slotbuf[0] = 0x13e000;
  10883. }
  10884. static void
  10885. Opcode_xsr_cpenable_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10886. {
  10887. slotbuf[0] = 0x61e000;
  10888. }
  10889. static void
  10890. Opcode_clamps_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10891. {
  10892. slotbuf[0] = 0x330000;
  10893. }
  10894. static void
  10895. Opcode_clamps_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  10896. {
  10897. slotbuf[0] = 0x33000;
  10898. }
  10899. static void
  10900. Opcode_min_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10901. {
  10902. slotbuf[0] = 0x430000;
  10903. }
  10904. static void
  10905. Opcode_min_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  10906. {
  10907. slotbuf[0] = 0x43000;
  10908. }
  10909. static void
  10910. Opcode_max_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10911. {
  10912. slotbuf[0] = 0x530000;
  10913. }
  10914. static void
  10915. Opcode_max_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  10916. {
  10917. slotbuf[0] = 0x53000;
  10918. }
  10919. static void
  10920. Opcode_minu_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10921. {
  10922. slotbuf[0] = 0x630000;
  10923. }
  10924. static void
  10925. Opcode_minu_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  10926. {
  10927. slotbuf[0] = 0x63000;
  10928. }
  10929. static void
  10930. Opcode_maxu_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10931. {
  10932. slotbuf[0] = 0x730000;
  10933. }
  10934. static void
  10935. Opcode_maxu_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  10936. {
  10937. slotbuf[0] = 0x73000;
  10938. }
  10939. static void
  10940. Opcode_nsa_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10941. {
  10942. slotbuf[0] = 0x40e000;
  10943. }
  10944. static void
  10945. Opcode_nsa_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  10946. {
  10947. slotbuf[0] = 0x40e00;
  10948. }
  10949. static void
  10950. Opcode_nsau_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10951. {
  10952. slotbuf[0] = 0x40f000;
  10953. }
  10954. static void
  10955. Opcode_nsau_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  10956. {
  10957. slotbuf[0] = 0x40f00;
  10958. }
  10959. static void
  10960. Opcode_sext_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10961. {
  10962. slotbuf[0] = 0x230000;
  10963. }
  10964. static void
  10965. Opcode_sext_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  10966. {
  10967. slotbuf[0] = 0x9f000;
  10968. }
  10969. static void
  10970. Opcode_sext_Slot_xt_flix64_slot2_encode (xtensa_insnbuf slotbuf)
  10971. {
  10972. slotbuf[0] = 0x8000;
  10973. }
  10974. static void
  10975. Opcode_sext_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  10976. {
  10977. slotbuf[0] = 0x23000;
  10978. }
  10979. static void
  10980. Opcode_l32ai_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10981. {
  10982. slotbuf[0] = 0xb002;
  10983. }
  10984. static void
  10985. Opcode_s32ri_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10986. {
  10987. slotbuf[0] = 0xf002;
  10988. }
  10989. static void
  10990. Opcode_s32c1i_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10991. {
  10992. slotbuf[0] = 0xe002;
  10993. }
  10994. static void
  10995. Opcode_rsr_scompare1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  10996. {
  10997. slotbuf[0] = 0x30c00;
  10998. }
  10999. static void
  11000. Opcode_wsr_scompare1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11001. {
  11002. slotbuf[0] = 0x130c00;
  11003. }
  11004. static void
  11005. Opcode_xsr_scompare1_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11006. {
  11007. slotbuf[0] = 0x610c00;
  11008. }
  11009. static void
  11010. Opcode_quou_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11011. {
  11012. slotbuf[0] = 0xc20000;
  11013. }
  11014. static void
  11015. Opcode_quos_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11016. {
  11017. slotbuf[0] = 0xd20000;
  11018. }
  11019. static void
  11020. Opcode_remu_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11021. {
  11022. slotbuf[0] = 0xe20000;
  11023. }
  11024. static void
  11025. Opcode_rems_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11026. {
  11027. slotbuf[0] = 0xf20000;
  11028. }
  11029. static void
  11030. Opcode_mull_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11031. {
  11032. slotbuf[0] = 0x820000;
  11033. }
  11034. static void
  11035. Opcode_mull_Slot_xt_flix64_slot1_encode (xtensa_insnbuf slotbuf)
  11036. {
  11037. slotbuf[0] = 0x9d000;
  11038. }
  11039. static void
  11040. Opcode_mull_Slot_xt_flix64_slot0_encode (xtensa_insnbuf slotbuf)
  11041. {
  11042. slotbuf[0] = 0x82000;
  11043. }
  11044. static void
  11045. Opcode_muluh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11046. {
  11047. slotbuf[0] = 0xa20000;
  11048. }
  11049. static void
  11050. Opcode_mulsh_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11051. {
  11052. slotbuf[0] = 0xb20000;
  11053. }
  11054. static void
  11055. Opcode_rur_fcr_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11056. {
  11057. slotbuf[0] = 0xe30e80;
  11058. }
  11059. static void
  11060. Opcode_wur_fcr_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11061. {
  11062. slotbuf[0] = 0xf3e800;
  11063. }
  11064. static void
  11065. Opcode_rur_fsr_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11066. {
  11067. slotbuf[0] = 0xe30e90;
  11068. }
  11069. static void
  11070. Opcode_wur_fsr_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11071. {
  11072. slotbuf[0] = 0xf3e900;
  11073. }
  11074. static void
  11075. Opcode_add_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11076. {
  11077. slotbuf[0] = 0xa0000;
  11078. }
  11079. static void
  11080. Opcode_sub_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11081. {
  11082. slotbuf[0] = 0x1a0000;
  11083. }
  11084. static void
  11085. Opcode_mul_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11086. {
  11087. slotbuf[0] = 0x2a0000;
  11088. }
  11089. static void
  11090. Opcode_madd_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11091. {
  11092. slotbuf[0] = 0x4a0000;
  11093. }
  11094. static void
  11095. Opcode_msub_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11096. {
  11097. slotbuf[0] = 0x5a0000;
  11098. }
  11099. static void
  11100. Opcode_movf_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11101. {
  11102. slotbuf[0] = 0xcb0000;
  11103. }
  11104. static void
  11105. Opcode_movt_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11106. {
  11107. slotbuf[0] = 0xdb0000;
  11108. }
  11109. static void
  11110. Opcode_moveqz_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11111. {
  11112. slotbuf[0] = 0x8b0000;
  11113. }
  11114. static void
  11115. Opcode_movnez_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11116. {
  11117. slotbuf[0] = 0x9b0000;
  11118. }
  11119. static void
  11120. Opcode_movltz_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11121. {
  11122. slotbuf[0] = 0xab0000;
  11123. }
  11124. static void
  11125. Opcode_movgez_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11126. {
  11127. slotbuf[0] = 0xbb0000;
  11128. }
  11129. static void
  11130. Opcode_abs_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11131. {
  11132. slotbuf[0] = 0xfa0010;
  11133. }
  11134. static void
  11135. Opcode_mov_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11136. {
  11137. slotbuf[0] = 0xfa0000;
  11138. }
  11139. static void
  11140. Opcode_neg_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11141. {
  11142. slotbuf[0] = 0xfa0060;
  11143. }
  11144. static void
  11145. Opcode_un_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11146. {
  11147. slotbuf[0] = 0x1b0000;
  11148. }
  11149. static void
  11150. Opcode_oeq_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11151. {
  11152. slotbuf[0] = 0x2b0000;
  11153. }
  11154. static void
  11155. Opcode_ueq_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11156. {
  11157. slotbuf[0] = 0x3b0000;
  11158. }
  11159. static void
  11160. Opcode_olt_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11161. {
  11162. slotbuf[0] = 0x4b0000;
  11163. }
  11164. static void
  11165. Opcode_ult_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11166. {
  11167. slotbuf[0] = 0x5b0000;
  11168. }
  11169. static void
  11170. Opcode_ole_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11171. {
  11172. slotbuf[0] = 0x6b0000;
  11173. }
  11174. static void
  11175. Opcode_ule_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11176. {
  11177. slotbuf[0] = 0x7b0000;
  11178. }
  11179. static void
  11180. Opcode_float_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11181. {
  11182. slotbuf[0] = 0xca0000;
  11183. }
  11184. static void
  11185. Opcode_ufloat_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11186. {
  11187. slotbuf[0] = 0xda0000;
  11188. }
  11189. static void
  11190. Opcode_round_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11191. {
  11192. slotbuf[0] = 0x8a0000;
  11193. }
  11194. static void
  11195. Opcode_ceil_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11196. {
  11197. slotbuf[0] = 0xba0000;
  11198. }
  11199. static void
  11200. Opcode_floor_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11201. {
  11202. slotbuf[0] = 0xaa0000;
  11203. }
  11204. static void
  11205. Opcode_trunc_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11206. {
  11207. slotbuf[0] = 0x9a0000;
  11208. }
  11209. static void
  11210. Opcode_utrunc_s_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11211. {
  11212. slotbuf[0] = 0xea0000;
  11213. }
  11214. static void
  11215. Opcode_rfr_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11216. {
  11217. slotbuf[0] = 0xfa0040;
  11218. }
  11219. static void
  11220. Opcode_wfr_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11221. {
  11222. slotbuf[0] = 0xfa0050;
  11223. }
  11224. static void
  11225. Opcode_lsi_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11226. {
  11227. slotbuf[0] = 0x3;
  11228. }
  11229. static void
  11230. Opcode_lsiu_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11231. {
  11232. slotbuf[0] = 0x8003;
  11233. }
  11234. static void
  11235. Opcode_lsx_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11236. {
  11237. slotbuf[0] = 0x80000;
  11238. }
  11239. static void
  11240. Opcode_lsxu_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11241. {
  11242. slotbuf[0] = 0x180000;
  11243. }
  11244. static void
  11245. Opcode_ssi_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11246. {
  11247. slotbuf[0] = 0x4003;
  11248. }
  11249. static void
  11250. Opcode_ssiu_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11251. {
  11252. slotbuf[0] = 0xc003;
  11253. }
  11254. static void
  11255. Opcode_ssx_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11256. {
  11257. slotbuf[0] = 0x480000;
  11258. }
  11259. static void
  11260. Opcode_ssxu_Slot_inst_encode (xtensa_insnbuf slotbuf)
  11261. {
  11262. slotbuf[0] = 0x580000;
  11263. }
  11264. static void
  11265. Opcode_beqz_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11266. {
  11267. slotbuf[0] = 0xa8000000;
  11268. slotbuf[1] = 0;
  11269. }
  11270. static void
  11271. Opcode_bnez_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11272. {
  11273. slotbuf[0] = 0xc0000000;
  11274. slotbuf[1] = 0;
  11275. }
  11276. static void
  11277. Opcode_bgez_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11278. {
  11279. slotbuf[0] = 0xb0000000;
  11280. slotbuf[1] = 0;
  11281. }
  11282. static void
  11283. Opcode_bltz_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11284. {
  11285. slotbuf[0] = 0xb8000000;
  11286. slotbuf[1] = 0;
  11287. }
  11288. static void
  11289. Opcode_beqi_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11290. {
  11291. slotbuf[0] = 0x40000000;
  11292. slotbuf[1] = 0;
  11293. }
  11294. static void
  11295. Opcode_bnei_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11296. {
  11297. slotbuf[0] = 0x98000000;
  11298. slotbuf[1] = 0;
  11299. }
  11300. static void
  11301. Opcode_bgei_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11302. {
  11303. slotbuf[0] = 0x50000000;
  11304. slotbuf[1] = 0;
  11305. }
  11306. static void
  11307. Opcode_blti_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11308. {
  11309. slotbuf[0] = 0x70000000;
  11310. slotbuf[1] = 0;
  11311. }
  11312. static void
  11313. Opcode_bgeui_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11314. {
  11315. slotbuf[0] = 0x60000000;
  11316. slotbuf[1] = 0;
  11317. }
  11318. static void
  11319. Opcode_bltui_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11320. {
  11321. slotbuf[0] = 0x80000000;
  11322. slotbuf[1] = 0;
  11323. }
  11324. static void
  11325. Opcode_bbci_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11326. {
  11327. slotbuf[0] = 0x8000000;
  11328. slotbuf[1] = 0;
  11329. }
  11330. static void
  11331. Opcode_bbsi_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11332. {
  11333. slotbuf[0] = 0x10000000;
  11334. slotbuf[1] = 0;
  11335. }
  11336. static void
  11337. Opcode_beq_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11338. {
  11339. slotbuf[0] = 0x38000000;
  11340. slotbuf[1] = 0;
  11341. }
  11342. static void
  11343. Opcode_bne_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11344. {
  11345. slotbuf[0] = 0x90000000;
  11346. slotbuf[1] = 0;
  11347. }
  11348. static void
  11349. Opcode_bge_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11350. {
  11351. slotbuf[0] = 0x48000000;
  11352. slotbuf[1] = 0;
  11353. }
  11354. static void
  11355. Opcode_blt_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11356. {
  11357. slotbuf[0] = 0x68000000;
  11358. slotbuf[1] = 0;
  11359. }
  11360. static void
  11361. Opcode_bgeu_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11362. {
  11363. slotbuf[0] = 0x58000000;
  11364. slotbuf[1] = 0;
  11365. }
  11366. static void
  11367. Opcode_bltu_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11368. {
  11369. slotbuf[0] = 0x78000000;
  11370. slotbuf[1] = 0;
  11371. }
  11372. static void
  11373. Opcode_bany_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11374. {
  11375. slotbuf[0] = 0x20000000;
  11376. slotbuf[1] = 0;
  11377. }
  11378. static void
  11379. Opcode_bnone_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11380. {
  11381. slotbuf[0] = 0xa0000000;
  11382. slotbuf[1] = 0;
  11383. }
  11384. static void
  11385. Opcode_ball_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11386. {
  11387. slotbuf[0] = 0x18000000;
  11388. slotbuf[1] = 0;
  11389. }
  11390. static void
  11391. Opcode_bnall_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11392. {
  11393. slotbuf[0] = 0x88000000;
  11394. slotbuf[1] = 0;
  11395. }
  11396. static void
  11397. Opcode_bbc_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11398. {
  11399. slotbuf[0] = 0x28000000;
  11400. slotbuf[1] = 0;
  11401. }
  11402. static void
  11403. Opcode_bbs_w18_Slot_xt_flix64_slot3_encode (xtensa_insnbuf slotbuf)
  11404. {
  11405. slotbuf[0] = 0x30000000;
  11406. slotbuf[1] = 0;
  11407. }
  11408. xtensa_opcode_encode_fn Opcode_excw_encode_fns[] = {
  11409. Opcode_excw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11410. };
  11411. xtensa_opcode_encode_fn Opcode_rfe_encode_fns[] = {
  11412. Opcode_rfe_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11413. };
  11414. xtensa_opcode_encode_fn Opcode_rfde_encode_fns[] = {
  11415. Opcode_rfde_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11416. };
  11417. xtensa_opcode_encode_fn Opcode_syscall_encode_fns[] = {
  11418. Opcode_syscall_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11419. };
  11420. xtensa_opcode_encode_fn Opcode_simcall_encode_fns[] = {
  11421. Opcode_simcall_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11422. };
  11423. xtensa_opcode_encode_fn Opcode_call12_encode_fns[] = {
  11424. Opcode_call12_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11425. };
  11426. xtensa_opcode_encode_fn Opcode_call8_encode_fns[] = {
  11427. Opcode_call8_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11428. };
  11429. xtensa_opcode_encode_fn Opcode_call4_encode_fns[] = {
  11430. Opcode_call4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11431. };
  11432. xtensa_opcode_encode_fn Opcode_callx12_encode_fns[] = {
  11433. Opcode_callx12_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11434. };
  11435. xtensa_opcode_encode_fn Opcode_callx8_encode_fns[] = {
  11436. Opcode_callx8_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11437. };
  11438. xtensa_opcode_encode_fn Opcode_callx4_encode_fns[] = {
  11439. Opcode_callx4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11440. };
  11441. xtensa_opcode_encode_fn Opcode_entry_encode_fns[] = {
  11442. Opcode_entry_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11443. };
  11444. xtensa_opcode_encode_fn Opcode_movsp_encode_fns[] = {
  11445. Opcode_movsp_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11446. };
  11447. xtensa_opcode_encode_fn Opcode_rotw_encode_fns[] = {
  11448. Opcode_rotw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11449. };
  11450. xtensa_opcode_encode_fn Opcode_retw_encode_fns[] = {
  11451. Opcode_retw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11452. };
  11453. xtensa_opcode_encode_fn Opcode_retw_n_encode_fns[] = {
  11454. 0, 0, Opcode_retw_n_Slot_inst16b_encode, 0, 0, 0, 0, 0
  11455. };
  11456. xtensa_opcode_encode_fn Opcode_rfwo_encode_fns[] = {
  11457. Opcode_rfwo_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11458. };
  11459. xtensa_opcode_encode_fn Opcode_rfwu_encode_fns[] = {
  11460. Opcode_rfwu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11461. };
  11462. xtensa_opcode_encode_fn Opcode_l32e_encode_fns[] = {
  11463. Opcode_l32e_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11464. };
  11465. xtensa_opcode_encode_fn Opcode_s32e_encode_fns[] = {
  11466. Opcode_s32e_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11467. };
  11468. xtensa_opcode_encode_fn Opcode_rsr_windowbase_encode_fns[] = {
  11469. Opcode_rsr_windowbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11470. };
  11471. xtensa_opcode_encode_fn Opcode_wsr_windowbase_encode_fns[] = {
  11472. Opcode_wsr_windowbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11473. };
  11474. xtensa_opcode_encode_fn Opcode_xsr_windowbase_encode_fns[] = {
  11475. Opcode_xsr_windowbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11476. };
  11477. xtensa_opcode_encode_fn Opcode_rsr_windowstart_encode_fns[] = {
  11478. Opcode_rsr_windowstart_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11479. };
  11480. xtensa_opcode_encode_fn Opcode_wsr_windowstart_encode_fns[] = {
  11481. Opcode_wsr_windowstart_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11482. };
  11483. xtensa_opcode_encode_fn Opcode_xsr_windowstart_encode_fns[] = {
  11484. Opcode_xsr_windowstart_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11485. };
  11486. xtensa_opcode_encode_fn Opcode_add_n_encode_fns[] = {
  11487. 0, Opcode_add_n_Slot_inst16a_encode, 0, 0, 0, 0, 0, 0
  11488. };
  11489. xtensa_opcode_encode_fn Opcode_addi_n_encode_fns[] = {
  11490. 0, Opcode_addi_n_Slot_inst16a_encode, 0, 0, 0, 0, Opcode_addi_n_Slot_xt_flix64_slot2_encode, 0
  11491. };
  11492. xtensa_opcode_encode_fn Opcode_beqz_n_encode_fns[] = {
  11493. 0, 0, Opcode_beqz_n_Slot_inst16b_encode, 0, 0, 0, 0, 0
  11494. };
  11495. xtensa_opcode_encode_fn Opcode_bnez_n_encode_fns[] = {
  11496. 0, 0, Opcode_bnez_n_Slot_inst16b_encode, 0, 0, 0, 0, 0
  11497. };
  11498. xtensa_opcode_encode_fn Opcode_ill_n_encode_fns[] = {
  11499. 0, 0, Opcode_ill_n_Slot_inst16b_encode, 0, 0, 0, 0, 0
  11500. };
  11501. xtensa_opcode_encode_fn Opcode_l32i_n_encode_fns[] = {
  11502. 0, Opcode_l32i_n_Slot_inst16a_encode, 0, 0, 0, 0, 0, 0
  11503. };
  11504. xtensa_opcode_encode_fn Opcode_mov_n_encode_fns[] = {
  11505. 0, 0, Opcode_mov_n_Slot_inst16b_encode, Opcode_mov_n_Slot_xt_flix64_slot0_encode, Opcode_mov_n_Slot_xt_flix64_slot0_encode, Opcode_mov_n_Slot_xt_flix64_slot1_encode, Opcode_mov_n_Slot_xt_flix64_slot2_encode, 0
  11506. };
  11507. xtensa_opcode_encode_fn Opcode_movi_n_encode_fns[] = {
  11508. 0, 0, Opcode_movi_n_Slot_inst16b_encode, 0, 0, 0, Opcode_movi_n_Slot_xt_flix64_slot2_encode, 0
  11509. };
  11510. xtensa_opcode_encode_fn Opcode_nop_n_encode_fns[] = {
  11511. 0, 0, Opcode_nop_n_Slot_inst16b_encode, 0, 0, 0, 0, 0
  11512. };
  11513. xtensa_opcode_encode_fn Opcode_ret_n_encode_fns[] = {
  11514. 0, 0, Opcode_ret_n_Slot_inst16b_encode, 0, 0, 0, 0, 0
  11515. };
  11516. xtensa_opcode_encode_fn Opcode_s32i_n_encode_fns[] = {
  11517. 0, Opcode_s32i_n_Slot_inst16a_encode, 0, 0, 0, 0, 0, 0
  11518. };
  11519. xtensa_opcode_encode_fn Opcode_rur_threadptr_encode_fns[] = {
  11520. Opcode_rur_threadptr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11521. };
  11522. xtensa_opcode_encode_fn Opcode_wur_threadptr_encode_fns[] = {
  11523. Opcode_wur_threadptr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11524. };
  11525. xtensa_opcode_encode_fn Opcode_addi_encode_fns[] = {
  11526. Opcode_addi_Slot_inst_encode, 0, 0, Opcode_addi_Slot_xt_flix64_slot0_encode, Opcode_addi_Slot_xt_flix64_slot0_encode, Opcode_addi_Slot_xt_flix64_slot1_encode, 0, 0
  11527. };
  11528. xtensa_opcode_encode_fn Opcode_addmi_encode_fns[] = {
  11529. Opcode_addmi_Slot_inst_encode, 0, 0, Opcode_addmi_Slot_xt_flix64_slot0_encode, Opcode_addmi_Slot_xt_flix64_slot0_encode, Opcode_addmi_Slot_xt_flix64_slot1_encode, 0, 0
  11530. };
  11531. xtensa_opcode_encode_fn Opcode_add_encode_fns[] = {
  11532. Opcode_add_Slot_inst_encode, 0, 0, Opcode_add_Slot_xt_flix64_slot0_encode, Opcode_add_Slot_xt_flix64_slot0_encode, Opcode_add_Slot_xt_flix64_slot1_encode, Opcode_add_Slot_xt_flix64_slot2_encode, 0
  11533. };
  11534. xtensa_opcode_encode_fn Opcode_sub_encode_fns[] = {
  11535. Opcode_sub_Slot_inst_encode, 0, 0, Opcode_sub_Slot_xt_flix64_slot0_encode, Opcode_sub_Slot_xt_flix64_slot0_encode, Opcode_sub_Slot_xt_flix64_slot1_encode, Opcode_sub_Slot_xt_flix64_slot2_encode, 0
  11536. };
  11537. xtensa_opcode_encode_fn Opcode_addx2_encode_fns[] = {
  11538. Opcode_addx2_Slot_inst_encode, 0, 0, Opcode_addx2_Slot_xt_flix64_slot0_encode, Opcode_addx2_Slot_xt_flix64_slot0_encode, Opcode_addx2_Slot_xt_flix64_slot1_encode, Opcode_addx2_Slot_xt_flix64_slot2_encode, 0
  11539. };
  11540. xtensa_opcode_encode_fn Opcode_addx4_encode_fns[] = {
  11541. Opcode_addx4_Slot_inst_encode, 0, 0, Opcode_addx4_Slot_xt_flix64_slot0_encode, Opcode_addx4_Slot_xt_flix64_slot0_encode, Opcode_addx4_Slot_xt_flix64_slot1_encode, Opcode_addx4_Slot_xt_flix64_slot2_encode, 0
  11542. };
  11543. xtensa_opcode_encode_fn Opcode_addx8_encode_fns[] = {
  11544. Opcode_addx8_Slot_inst_encode, 0, 0, Opcode_addx8_Slot_xt_flix64_slot0_encode, Opcode_addx8_Slot_xt_flix64_slot0_encode, Opcode_addx8_Slot_xt_flix64_slot1_encode, 0, 0
  11545. };
  11546. xtensa_opcode_encode_fn Opcode_subx2_encode_fns[] = {
  11547. Opcode_subx2_Slot_inst_encode, 0, 0, Opcode_subx2_Slot_xt_flix64_slot0_encode, Opcode_subx2_Slot_xt_flix64_slot0_encode, 0, 0, 0
  11548. };
  11549. xtensa_opcode_encode_fn Opcode_subx4_encode_fns[] = {
  11550. Opcode_subx4_Slot_inst_encode, 0, 0, Opcode_subx4_Slot_xt_flix64_slot0_encode, Opcode_subx4_Slot_xt_flix64_slot0_encode, 0, 0, 0
  11551. };
  11552. xtensa_opcode_encode_fn Opcode_subx8_encode_fns[] = {
  11553. Opcode_subx8_Slot_inst_encode, 0, 0, Opcode_subx8_Slot_xt_flix64_slot0_encode, Opcode_subx8_Slot_xt_flix64_slot0_encode, 0, 0, 0
  11554. };
  11555. xtensa_opcode_encode_fn Opcode_and_encode_fns[] = {
  11556. Opcode_and_Slot_inst_encode, 0, 0, Opcode_and_Slot_xt_flix64_slot0_encode, Opcode_and_Slot_xt_flix64_slot0_encode, Opcode_and_Slot_xt_flix64_slot1_encode, Opcode_and_Slot_xt_flix64_slot2_encode, 0
  11557. };
  11558. xtensa_opcode_encode_fn Opcode_or_encode_fns[] = {
  11559. Opcode_or_Slot_inst_encode, 0, 0, Opcode_or_Slot_xt_flix64_slot0_encode, Opcode_or_Slot_xt_flix64_slot0_encode, Opcode_or_Slot_xt_flix64_slot1_encode, Opcode_or_Slot_xt_flix64_slot2_encode, 0
  11560. };
  11561. xtensa_opcode_encode_fn Opcode_xor_encode_fns[] = {
  11562. Opcode_xor_Slot_inst_encode, 0, 0, Opcode_xor_Slot_xt_flix64_slot0_encode, Opcode_xor_Slot_xt_flix64_slot0_encode, Opcode_xor_Slot_xt_flix64_slot1_encode, Opcode_xor_Slot_xt_flix64_slot2_encode, 0
  11563. };
  11564. xtensa_opcode_encode_fn Opcode_beqi_encode_fns[] = {
  11565. Opcode_beqi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11566. };
  11567. xtensa_opcode_encode_fn Opcode_bnei_encode_fns[] = {
  11568. Opcode_bnei_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11569. };
  11570. xtensa_opcode_encode_fn Opcode_bgei_encode_fns[] = {
  11571. Opcode_bgei_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11572. };
  11573. xtensa_opcode_encode_fn Opcode_blti_encode_fns[] = {
  11574. Opcode_blti_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11575. };
  11576. xtensa_opcode_encode_fn Opcode_bbci_encode_fns[] = {
  11577. Opcode_bbci_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11578. };
  11579. xtensa_opcode_encode_fn Opcode_bbsi_encode_fns[] = {
  11580. Opcode_bbsi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11581. };
  11582. xtensa_opcode_encode_fn Opcode_bgeui_encode_fns[] = {
  11583. Opcode_bgeui_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11584. };
  11585. xtensa_opcode_encode_fn Opcode_bltui_encode_fns[] = {
  11586. Opcode_bltui_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11587. };
  11588. xtensa_opcode_encode_fn Opcode_beq_encode_fns[] = {
  11589. Opcode_beq_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11590. };
  11591. xtensa_opcode_encode_fn Opcode_bne_encode_fns[] = {
  11592. Opcode_bne_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11593. };
  11594. xtensa_opcode_encode_fn Opcode_bge_encode_fns[] = {
  11595. Opcode_bge_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11596. };
  11597. xtensa_opcode_encode_fn Opcode_blt_encode_fns[] = {
  11598. Opcode_blt_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11599. };
  11600. xtensa_opcode_encode_fn Opcode_bgeu_encode_fns[] = {
  11601. Opcode_bgeu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11602. };
  11603. xtensa_opcode_encode_fn Opcode_bltu_encode_fns[] = {
  11604. Opcode_bltu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11605. };
  11606. xtensa_opcode_encode_fn Opcode_bany_encode_fns[] = {
  11607. Opcode_bany_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11608. };
  11609. xtensa_opcode_encode_fn Opcode_bnone_encode_fns[] = {
  11610. Opcode_bnone_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11611. };
  11612. xtensa_opcode_encode_fn Opcode_ball_encode_fns[] = {
  11613. Opcode_ball_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11614. };
  11615. xtensa_opcode_encode_fn Opcode_bnall_encode_fns[] = {
  11616. Opcode_bnall_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11617. };
  11618. xtensa_opcode_encode_fn Opcode_bbc_encode_fns[] = {
  11619. Opcode_bbc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11620. };
  11621. xtensa_opcode_encode_fn Opcode_bbs_encode_fns[] = {
  11622. Opcode_bbs_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11623. };
  11624. xtensa_opcode_encode_fn Opcode_beqz_encode_fns[] = {
  11625. Opcode_beqz_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11626. };
  11627. xtensa_opcode_encode_fn Opcode_bnez_encode_fns[] = {
  11628. Opcode_bnez_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11629. };
  11630. xtensa_opcode_encode_fn Opcode_bgez_encode_fns[] = {
  11631. Opcode_bgez_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11632. };
  11633. xtensa_opcode_encode_fn Opcode_bltz_encode_fns[] = {
  11634. Opcode_bltz_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11635. };
  11636. xtensa_opcode_encode_fn Opcode_call0_encode_fns[] = {
  11637. Opcode_call0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11638. };
  11639. xtensa_opcode_encode_fn Opcode_callx0_encode_fns[] = {
  11640. Opcode_callx0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11641. };
  11642. xtensa_opcode_encode_fn Opcode_extui_encode_fns[] = {
  11643. Opcode_extui_Slot_inst_encode, 0, 0, Opcode_extui_Slot_xt_flix64_slot0_encode, Opcode_extui_Slot_xt_flix64_slot0_encode, Opcode_extui_Slot_xt_flix64_slot1_encode, 0, 0
  11644. };
  11645. xtensa_opcode_encode_fn Opcode_ill_encode_fns[] = {
  11646. Opcode_ill_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11647. };
  11648. xtensa_opcode_encode_fn Opcode_j_encode_fns[] = {
  11649. Opcode_j_Slot_inst_encode, 0, 0, 0, 0, Opcode_j_Slot_xt_flix64_slot1_encode, 0, 0
  11650. };
  11651. xtensa_opcode_encode_fn Opcode_jx_encode_fns[] = {
  11652. Opcode_jx_Slot_inst_encode, 0, 0, 0, 0, Opcode_jx_Slot_xt_flix64_slot1_encode, 0, 0
  11653. };
  11654. xtensa_opcode_encode_fn Opcode_l16ui_encode_fns[] = {
  11655. Opcode_l16ui_Slot_inst_encode, 0, 0, Opcode_l16ui_Slot_xt_flix64_slot0_encode, Opcode_l16ui_Slot_xt_flix64_slot0_encode, 0, 0, 0
  11656. };
  11657. xtensa_opcode_encode_fn Opcode_l16si_encode_fns[] = {
  11658. Opcode_l16si_Slot_inst_encode, 0, 0, Opcode_l16si_Slot_xt_flix64_slot0_encode, Opcode_l16si_Slot_xt_flix64_slot0_encode, 0, 0, 0
  11659. };
  11660. xtensa_opcode_encode_fn Opcode_l32i_encode_fns[] = {
  11661. Opcode_l32i_Slot_inst_encode, 0, 0, Opcode_l32i_Slot_xt_flix64_slot0_encode, Opcode_l32i_Slot_xt_flix64_slot0_encode, 0, 0, 0
  11662. };
  11663. xtensa_opcode_encode_fn Opcode_l32r_encode_fns[] = {
  11664. Opcode_l32r_Slot_inst_encode, 0, 0, Opcode_l32r_Slot_xt_flix64_slot0_encode, Opcode_l32r_Slot_xt_flix64_slot0_encode, 0, 0, 0
  11665. };
  11666. xtensa_opcode_encode_fn Opcode_l8ui_encode_fns[] = {
  11667. Opcode_l8ui_Slot_inst_encode, 0, 0, Opcode_l8ui_Slot_xt_flix64_slot0_encode, Opcode_l8ui_Slot_xt_flix64_slot0_encode, 0, 0, 0
  11668. };
  11669. xtensa_opcode_encode_fn Opcode_loop_encode_fns[] = {
  11670. Opcode_loop_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11671. };
  11672. xtensa_opcode_encode_fn Opcode_loopnez_encode_fns[] = {
  11673. Opcode_loopnez_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11674. };
  11675. xtensa_opcode_encode_fn Opcode_loopgtz_encode_fns[] = {
  11676. Opcode_loopgtz_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11677. };
  11678. xtensa_opcode_encode_fn Opcode_movi_encode_fns[] = {
  11679. Opcode_movi_Slot_inst_encode, 0, 0, Opcode_movi_Slot_xt_flix64_slot0_encode, Opcode_movi_Slot_xt_flix64_slot0_encode, Opcode_movi_Slot_xt_flix64_slot1_encode, 0, 0
  11680. };
  11681. xtensa_opcode_encode_fn Opcode_moveqz_encode_fns[] = {
  11682. Opcode_moveqz_Slot_inst_encode, 0, 0, Opcode_moveqz_Slot_xt_flix64_slot0_encode, Opcode_moveqz_Slot_xt_flix64_slot0_encode, Opcode_moveqz_Slot_xt_flix64_slot1_encode, 0, 0
  11683. };
  11684. xtensa_opcode_encode_fn Opcode_movnez_encode_fns[] = {
  11685. Opcode_movnez_Slot_inst_encode, 0, 0, Opcode_movnez_Slot_xt_flix64_slot0_encode, Opcode_movnez_Slot_xt_flix64_slot0_encode, Opcode_movnez_Slot_xt_flix64_slot1_encode, 0, 0
  11686. };
  11687. xtensa_opcode_encode_fn Opcode_movltz_encode_fns[] = {
  11688. Opcode_movltz_Slot_inst_encode, 0, 0, Opcode_movltz_Slot_xt_flix64_slot0_encode, Opcode_movltz_Slot_xt_flix64_slot0_encode, Opcode_movltz_Slot_xt_flix64_slot1_encode, 0, 0
  11689. };
  11690. xtensa_opcode_encode_fn Opcode_movgez_encode_fns[] = {
  11691. Opcode_movgez_Slot_inst_encode, 0, 0, Opcode_movgez_Slot_xt_flix64_slot0_encode, Opcode_movgez_Slot_xt_flix64_slot0_encode, Opcode_movgez_Slot_xt_flix64_slot1_encode, 0, 0
  11692. };
  11693. xtensa_opcode_encode_fn Opcode_neg_encode_fns[] = {
  11694. Opcode_neg_Slot_inst_encode, 0, 0, Opcode_neg_Slot_xt_flix64_slot0_encode, Opcode_neg_Slot_xt_flix64_slot0_encode, Opcode_neg_Slot_xt_flix64_slot1_encode, Opcode_neg_Slot_xt_flix64_slot2_encode, 0
  11695. };
  11696. xtensa_opcode_encode_fn Opcode_abs_encode_fns[] = {
  11697. Opcode_abs_Slot_inst_encode, 0, 0, Opcode_abs_Slot_xt_flix64_slot0_encode, Opcode_abs_Slot_xt_flix64_slot0_encode, 0, Opcode_abs_Slot_xt_flix64_slot2_encode, 0
  11698. };
  11699. xtensa_opcode_encode_fn Opcode_nop_encode_fns[] = {
  11700. Opcode_nop_Slot_inst_encode, 0, 0, Opcode_nop_Slot_xt_flix64_slot0_encode, Opcode_nop_Slot_xt_flix64_slot0_encode, Opcode_nop_Slot_xt_flix64_slot1_encode, Opcode_nop_Slot_xt_flix64_slot2_encode, Opcode_nop_Slot_xt_flix64_slot3_encode
  11701. };
  11702. xtensa_opcode_encode_fn Opcode_ret_encode_fns[] = {
  11703. Opcode_ret_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11704. };
  11705. xtensa_opcode_encode_fn Opcode_s16i_encode_fns[] = {
  11706. Opcode_s16i_Slot_inst_encode, 0, 0, Opcode_s16i_Slot_xt_flix64_slot0_encode, Opcode_s16i_Slot_xt_flix64_slot0_encode, 0, 0, 0
  11707. };
  11708. xtensa_opcode_encode_fn Opcode_s32i_encode_fns[] = {
  11709. Opcode_s32i_Slot_inst_encode, 0, 0, Opcode_s32i_Slot_xt_flix64_slot0_encode, Opcode_s32i_Slot_xt_flix64_slot0_encode, 0, 0, 0
  11710. };
  11711. xtensa_opcode_encode_fn Opcode_s8i_encode_fns[] = {
  11712. Opcode_s8i_Slot_inst_encode, 0, 0, Opcode_s8i_Slot_xt_flix64_slot0_encode, Opcode_s8i_Slot_xt_flix64_slot0_encode, 0, 0, 0
  11713. };
  11714. xtensa_opcode_encode_fn Opcode_ssr_encode_fns[] = {
  11715. Opcode_ssr_Slot_inst_encode, 0, 0, Opcode_ssr_Slot_xt_flix64_slot0_encode, Opcode_ssr_Slot_xt_flix64_slot0_encode, 0, 0, 0
  11716. };
  11717. xtensa_opcode_encode_fn Opcode_ssl_encode_fns[] = {
  11718. Opcode_ssl_Slot_inst_encode, 0, 0, Opcode_ssl_Slot_xt_flix64_slot0_encode, Opcode_ssl_Slot_xt_flix64_slot0_encode, Opcode_ssl_Slot_xt_flix64_slot1_encode, 0, 0
  11719. };
  11720. xtensa_opcode_encode_fn Opcode_ssa8l_encode_fns[] = {
  11721. Opcode_ssa8l_Slot_inst_encode, 0, 0, Opcode_ssa8l_Slot_xt_flix64_slot0_encode, Opcode_ssa8l_Slot_xt_flix64_slot0_encode, 0, 0, 0
  11722. };
  11723. xtensa_opcode_encode_fn Opcode_ssa8b_encode_fns[] = {
  11724. Opcode_ssa8b_Slot_inst_encode, 0, 0, Opcode_ssa8b_Slot_xt_flix64_slot0_encode, Opcode_ssa8b_Slot_xt_flix64_slot0_encode, 0, 0, 0
  11725. };
  11726. xtensa_opcode_encode_fn Opcode_ssai_encode_fns[] = {
  11727. Opcode_ssai_Slot_inst_encode, 0, 0, Opcode_ssai_Slot_xt_flix64_slot0_encode, Opcode_ssai_Slot_xt_flix64_slot0_encode, 0, 0, 0
  11728. };
  11729. xtensa_opcode_encode_fn Opcode_sll_encode_fns[] = {
  11730. Opcode_sll_Slot_inst_encode, 0, 0, Opcode_sll_Slot_xt_flix64_slot0_encode, Opcode_sll_Slot_xt_flix64_slot0_encode, Opcode_sll_Slot_xt_flix64_slot1_encode, 0, 0
  11731. };
  11732. xtensa_opcode_encode_fn Opcode_src_encode_fns[] = {
  11733. Opcode_src_Slot_inst_encode, 0, 0, Opcode_src_Slot_xt_flix64_slot0_encode, Opcode_src_Slot_xt_flix64_slot0_encode, Opcode_src_Slot_xt_flix64_slot1_encode, 0, 0
  11734. };
  11735. xtensa_opcode_encode_fn Opcode_srl_encode_fns[] = {
  11736. Opcode_srl_Slot_inst_encode, 0, 0, Opcode_srl_Slot_xt_flix64_slot0_encode, Opcode_srl_Slot_xt_flix64_slot0_encode, Opcode_srl_Slot_xt_flix64_slot1_encode, Opcode_srl_Slot_xt_flix64_slot2_encode, 0
  11737. };
  11738. xtensa_opcode_encode_fn Opcode_sra_encode_fns[] = {
  11739. Opcode_sra_Slot_inst_encode, 0, 0, Opcode_sra_Slot_xt_flix64_slot0_encode, Opcode_sra_Slot_xt_flix64_slot0_encode, Opcode_sra_Slot_xt_flix64_slot1_encode, Opcode_sra_Slot_xt_flix64_slot2_encode, 0
  11740. };
  11741. xtensa_opcode_encode_fn Opcode_slli_encode_fns[] = {
  11742. Opcode_slli_Slot_inst_encode, 0, 0, Opcode_slli_Slot_xt_flix64_slot0_encode, Opcode_slli_Slot_xt_flix64_slot0_encode, Opcode_slli_Slot_xt_flix64_slot1_encode, 0, 0
  11743. };
  11744. xtensa_opcode_encode_fn Opcode_srai_encode_fns[] = {
  11745. Opcode_srai_Slot_inst_encode, 0, 0, Opcode_srai_Slot_xt_flix64_slot0_encode, Opcode_srai_Slot_xt_flix64_slot0_encode, Opcode_srai_Slot_xt_flix64_slot1_encode, Opcode_srai_Slot_xt_flix64_slot2_encode, 0
  11746. };
  11747. xtensa_opcode_encode_fn Opcode_srli_encode_fns[] = {
  11748. Opcode_srli_Slot_inst_encode, 0, 0, Opcode_srli_Slot_xt_flix64_slot0_encode, Opcode_srli_Slot_xt_flix64_slot0_encode, Opcode_srli_Slot_xt_flix64_slot1_encode, Opcode_srli_Slot_xt_flix64_slot2_encode, 0
  11749. };
  11750. xtensa_opcode_encode_fn Opcode_memw_encode_fns[] = {
  11751. Opcode_memw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11752. };
  11753. xtensa_opcode_encode_fn Opcode_extw_encode_fns[] = {
  11754. Opcode_extw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11755. };
  11756. xtensa_opcode_encode_fn Opcode_isync_encode_fns[] = {
  11757. Opcode_isync_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11758. };
  11759. xtensa_opcode_encode_fn Opcode_rsync_encode_fns[] = {
  11760. Opcode_rsync_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11761. };
  11762. xtensa_opcode_encode_fn Opcode_esync_encode_fns[] = {
  11763. Opcode_esync_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11764. };
  11765. xtensa_opcode_encode_fn Opcode_dsync_encode_fns[] = {
  11766. Opcode_dsync_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11767. };
  11768. xtensa_opcode_encode_fn Opcode_rsil_encode_fns[] = {
  11769. Opcode_rsil_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11770. };
  11771. xtensa_opcode_encode_fn Opcode_rsr_lend_encode_fns[] = {
  11772. Opcode_rsr_lend_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11773. };
  11774. xtensa_opcode_encode_fn Opcode_wsr_lend_encode_fns[] = {
  11775. Opcode_wsr_lend_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11776. };
  11777. xtensa_opcode_encode_fn Opcode_xsr_lend_encode_fns[] = {
  11778. Opcode_xsr_lend_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11779. };
  11780. xtensa_opcode_encode_fn Opcode_rsr_lcount_encode_fns[] = {
  11781. Opcode_rsr_lcount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11782. };
  11783. xtensa_opcode_encode_fn Opcode_wsr_lcount_encode_fns[] = {
  11784. Opcode_wsr_lcount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11785. };
  11786. xtensa_opcode_encode_fn Opcode_xsr_lcount_encode_fns[] = {
  11787. Opcode_xsr_lcount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11788. };
  11789. xtensa_opcode_encode_fn Opcode_rsr_lbeg_encode_fns[] = {
  11790. Opcode_rsr_lbeg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11791. };
  11792. xtensa_opcode_encode_fn Opcode_wsr_lbeg_encode_fns[] = {
  11793. Opcode_wsr_lbeg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11794. };
  11795. xtensa_opcode_encode_fn Opcode_xsr_lbeg_encode_fns[] = {
  11796. Opcode_xsr_lbeg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11797. };
  11798. xtensa_opcode_encode_fn Opcode_rsr_sar_encode_fns[] = {
  11799. Opcode_rsr_sar_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11800. };
  11801. xtensa_opcode_encode_fn Opcode_wsr_sar_encode_fns[] = {
  11802. Opcode_wsr_sar_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11803. };
  11804. xtensa_opcode_encode_fn Opcode_xsr_sar_encode_fns[] = {
  11805. Opcode_xsr_sar_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11806. };
  11807. xtensa_opcode_encode_fn Opcode_rsr_litbase_encode_fns[] = {
  11808. Opcode_rsr_litbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11809. };
  11810. xtensa_opcode_encode_fn Opcode_wsr_litbase_encode_fns[] = {
  11811. Opcode_wsr_litbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11812. };
  11813. xtensa_opcode_encode_fn Opcode_xsr_litbase_encode_fns[] = {
  11814. Opcode_xsr_litbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11815. };
  11816. xtensa_opcode_encode_fn Opcode_rsr_176_encode_fns[] = {
  11817. Opcode_rsr_176_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11818. };
  11819. xtensa_opcode_encode_fn Opcode_rsr_208_encode_fns[] = {
  11820. Opcode_rsr_208_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11821. };
  11822. xtensa_opcode_encode_fn Opcode_rsr_ps_encode_fns[] = {
  11823. Opcode_rsr_ps_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11824. };
  11825. xtensa_opcode_encode_fn Opcode_wsr_ps_encode_fns[] = {
  11826. Opcode_wsr_ps_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11827. };
  11828. xtensa_opcode_encode_fn Opcode_xsr_ps_encode_fns[] = {
  11829. Opcode_xsr_ps_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11830. };
  11831. xtensa_opcode_encode_fn Opcode_rsr_epc1_encode_fns[] = {
  11832. Opcode_rsr_epc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11833. };
  11834. xtensa_opcode_encode_fn Opcode_wsr_epc1_encode_fns[] = {
  11835. Opcode_wsr_epc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11836. };
  11837. xtensa_opcode_encode_fn Opcode_xsr_epc1_encode_fns[] = {
  11838. Opcode_xsr_epc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11839. };
  11840. xtensa_opcode_encode_fn Opcode_rsr_excsave1_encode_fns[] = {
  11841. Opcode_rsr_excsave1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11842. };
  11843. xtensa_opcode_encode_fn Opcode_wsr_excsave1_encode_fns[] = {
  11844. Opcode_wsr_excsave1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11845. };
  11846. xtensa_opcode_encode_fn Opcode_xsr_excsave1_encode_fns[] = {
  11847. Opcode_xsr_excsave1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11848. };
  11849. xtensa_opcode_encode_fn Opcode_rsr_epc2_encode_fns[] = {
  11850. Opcode_rsr_epc2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11851. };
  11852. xtensa_opcode_encode_fn Opcode_wsr_epc2_encode_fns[] = {
  11853. Opcode_wsr_epc2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11854. };
  11855. xtensa_opcode_encode_fn Opcode_xsr_epc2_encode_fns[] = {
  11856. Opcode_xsr_epc2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11857. };
  11858. xtensa_opcode_encode_fn Opcode_rsr_excsave2_encode_fns[] = {
  11859. Opcode_rsr_excsave2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11860. };
  11861. xtensa_opcode_encode_fn Opcode_wsr_excsave2_encode_fns[] = {
  11862. Opcode_wsr_excsave2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11863. };
  11864. xtensa_opcode_encode_fn Opcode_xsr_excsave2_encode_fns[] = {
  11865. Opcode_xsr_excsave2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11866. };
  11867. xtensa_opcode_encode_fn Opcode_rsr_epc3_encode_fns[] = {
  11868. Opcode_rsr_epc3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11869. };
  11870. xtensa_opcode_encode_fn Opcode_wsr_epc3_encode_fns[] = {
  11871. Opcode_wsr_epc3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11872. };
  11873. xtensa_opcode_encode_fn Opcode_xsr_epc3_encode_fns[] = {
  11874. Opcode_xsr_epc3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11875. };
  11876. xtensa_opcode_encode_fn Opcode_rsr_excsave3_encode_fns[] = {
  11877. Opcode_rsr_excsave3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11878. };
  11879. xtensa_opcode_encode_fn Opcode_wsr_excsave3_encode_fns[] = {
  11880. Opcode_wsr_excsave3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11881. };
  11882. xtensa_opcode_encode_fn Opcode_xsr_excsave3_encode_fns[] = {
  11883. Opcode_xsr_excsave3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11884. };
  11885. xtensa_opcode_encode_fn Opcode_rsr_epc4_encode_fns[] = {
  11886. Opcode_rsr_epc4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11887. };
  11888. xtensa_opcode_encode_fn Opcode_wsr_epc4_encode_fns[] = {
  11889. Opcode_wsr_epc4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11890. };
  11891. xtensa_opcode_encode_fn Opcode_xsr_epc4_encode_fns[] = {
  11892. Opcode_xsr_epc4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11893. };
  11894. xtensa_opcode_encode_fn Opcode_rsr_excsave4_encode_fns[] = {
  11895. Opcode_rsr_excsave4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11896. };
  11897. xtensa_opcode_encode_fn Opcode_wsr_excsave4_encode_fns[] = {
  11898. Opcode_wsr_excsave4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11899. };
  11900. xtensa_opcode_encode_fn Opcode_xsr_excsave4_encode_fns[] = {
  11901. Opcode_xsr_excsave4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11902. };
  11903. xtensa_opcode_encode_fn Opcode_rsr_epc5_encode_fns[] = {
  11904. Opcode_rsr_epc5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11905. };
  11906. xtensa_opcode_encode_fn Opcode_wsr_epc5_encode_fns[] = {
  11907. Opcode_wsr_epc5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11908. };
  11909. xtensa_opcode_encode_fn Opcode_xsr_epc5_encode_fns[] = {
  11910. Opcode_xsr_epc5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11911. };
  11912. xtensa_opcode_encode_fn Opcode_rsr_excsave5_encode_fns[] = {
  11913. Opcode_rsr_excsave5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11914. };
  11915. xtensa_opcode_encode_fn Opcode_wsr_excsave5_encode_fns[] = {
  11916. Opcode_wsr_excsave5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11917. };
  11918. xtensa_opcode_encode_fn Opcode_xsr_excsave5_encode_fns[] = {
  11919. Opcode_xsr_excsave5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11920. };
  11921. xtensa_opcode_encode_fn Opcode_rsr_epc6_encode_fns[] = {
  11922. Opcode_rsr_epc6_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11923. };
  11924. xtensa_opcode_encode_fn Opcode_wsr_epc6_encode_fns[] = {
  11925. Opcode_wsr_epc6_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11926. };
  11927. xtensa_opcode_encode_fn Opcode_xsr_epc6_encode_fns[] = {
  11928. Opcode_xsr_epc6_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11929. };
  11930. xtensa_opcode_encode_fn Opcode_rsr_excsave6_encode_fns[] = {
  11931. Opcode_rsr_excsave6_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11932. };
  11933. xtensa_opcode_encode_fn Opcode_wsr_excsave6_encode_fns[] = {
  11934. Opcode_wsr_excsave6_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11935. };
  11936. xtensa_opcode_encode_fn Opcode_xsr_excsave6_encode_fns[] = {
  11937. Opcode_xsr_excsave6_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11938. };
  11939. xtensa_opcode_encode_fn Opcode_rsr_epc7_encode_fns[] = {
  11940. Opcode_rsr_epc7_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11941. };
  11942. xtensa_opcode_encode_fn Opcode_wsr_epc7_encode_fns[] = {
  11943. Opcode_wsr_epc7_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11944. };
  11945. xtensa_opcode_encode_fn Opcode_xsr_epc7_encode_fns[] = {
  11946. Opcode_xsr_epc7_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11947. };
  11948. xtensa_opcode_encode_fn Opcode_rsr_excsave7_encode_fns[] = {
  11949. Opcode_rsr_excsave7_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11950. };
  11951. xtensa_opcode_encode_fn Opcode_wsr_excsave7_encode_fns[] = {
  11952. Opcode_wsr_excsave7_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11953. };
  11954. xtensa_opcode_encode_fn Opcode_xsr_excsave7_encode_fns[] = {
  11955. Opcode_xsr_excsave7_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11956. };
  11957. xtensa_opcode_encode_fn Opcode_rsr_eps2_encode_fns[] = {
  11958. Opcode_rsr_eps2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11959. };
  11960. xtensa_opcode_encode_fn Opcode_wsr_eps2_encode_fns[] = {
  11961. Opcode_wsr_eps2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11962. };
  11963. xtensa_opcode_encode_fn Opcode_xsr_eps2_encode_fns[] = {
  11964. Opcode_xsr_eps2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11965. };
  11966. xtensa_opcode_encode_fn Opcode_rsr_eps3_encode_fns[] = {
  11967. Opcode_rsr_eps3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11968. };
  11969. xtensa_opcode_encode_fn Opcode_wsr_eps3_encode_fns[] = {
  11970. Opcode_wsr_eps3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11971. };
  11972. xtensa_opcode_encode_fn Opcode_xsr_eps3_encode_fns[] = {
  11973. Opcode_xsr_eps3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11974. };
  11975. xtensa_opcode_encode_fn Opcode_rsr_eps4_encode_fns[] = {
  11976. Opcode_rsr_eps4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11977. };
  11978. xtensa_opcode_encode_fn Opcode_wsr_eps4_encode_fns[] = {
  11979. Opcode_wsr_eps4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11980. };
  11981. xtensa_opcode_encode_fn Opcode_xsr_eps4_encode_fns[] = {
  11982. Opcode_xsr_eps4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11983. };
  11984. xtensa_opcode_encode_fn Opcode_rsr_eps5_encode_fns[] = {
  11985. Opcode_rsr_eps5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11986. };
  11987. xtensa_opcode_encode_fn Opcode_wsr_eps5_encode_fns[] = {
  11988. Opcode_wsr_eps5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11989. };
  11990. xtensa_opcode_encode_fn Opcode_xsr_eps5_encode_fns[] = {
  11991. Opcode_xsr_eps5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11992. };
  11993. xtensa_opcode_encode_fn Opcode_rsr_eps6_encode_fns[] = {
  11994. Opcode_rsr_eps6_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11995. };
  11996. xtensa_opcode_encode_fn Opcode_wsr_eps6_encode_fns[] = {
  11997. Opcode_wsr_eps6_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  11998. };
  11999. xtensa_opcode_encode_fn Opcode_xsr_eps6_encode_fns[] = {
  12000. Opcode_xsr_eps6_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12001. };
  12002. xtensa_opcode_encode_fn Opcode_rsr_eps7_encode_fns[] = {
  12003. Opcode_rsr_eps7_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12004. };
  12005. xtensa_opcode_encode_fn Opcode_wsr_eps7_encode_fns[] = {
  12006. Opcode_wsr_eps7_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12007. };
  12008. xtensa_opcode_encode_fn Opcode_xsr_eps7_encode_fns[] = {
  12009. Opcode_xsr_eps7_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12010. };
  12011. xtensa_opcode_encode_fn Opcode_rsr_excvaddr_encode_fns[] = {
  12012. Opcode_rsr_excvaddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12013. };
  12014. xtensa_opcode_encode_fn Opcode_wsr_excvaddr_encode_fns[] = {
  12015. Opcode_wsr_excvaddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12016. };
  12017. xtensa_opcode_encode_fn Opcode_xsr_excvaddr_encode_fns[] = {
  12018. Opcode_xsr_excvaddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12019. };
  12020. xtensa_opcode_encode_fn Opcode_rsr_depc_encode_fns[] = {
  12021. Opcode_rsr_depc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12022. };
  12023. xtensa_opcode_encode_fn Opcode_wsr_depc_encode_fns[] = {
  12024. Opcode_wsr_depc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12025. };
  12026. xtensa_opcode_encode_fn Opcode_xsr_depc_encode_fns[] = {
  12027. Opcode_xsr_depc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12028. };
  12029. xtensa_opcode_encode_fn Opcode_rsr_exccause_encode_fns[] = {
  12030. Opcode_rsr_exccause_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12031. };
  12032. xtensa_opcode_encode_fn Opcode_wsr_exccause_encode_fns[] = {
  12033. Opcode_wsr_exccause_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12034. };
  12035. xtensa_opcode_encode_fn Opcode_xsr_exccause_encode_fns[] = {
  12036. Opcode_xsr_exccause_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12037. };
  12038. xtensa_opcode_encode_fn Opcode_rsr_misc0_encode_fns[] = {
  12039. Opcode_rsr_misc0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12040. };
  12041. xtensa_opcode_encode_fn Opcode_wsr_misc0_encode_fns[] = {
  12042. Opcode_wsr_misc0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12043. };
  12044. xtensa_opcode_encode_fn Opcode_xsr_misc0_encode_fns[] = {
  12045. Opcode_xsr_misc0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12046. };
  12047. xtensa_opcode_encode_fn Opcode_rsr_misc1_encode_fns[] = {
  12048. Opcode_rsr_misc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12049. };
  12050. xtensa_opcode_encode_fn Opcode_wsr_misc1_encode_fns[] = {
  12051. Opcode_wsr_misc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12052. };
  12053. xtensa_opcode_encode_fn Opcode_xsr_misc1_encode_fns[] = {
  12054. Opcode_xsr_misc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12055. };
  12056. xtensa_opcode_encode_fn Opcode_rsr_misc2_encode_fns[] = {
  12057. Opcode_rsr_misc2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12058. };
  12059. xtensa_opcode_encode_fn Opcode_wsr_misc2_encode_fns[] = {
  12060. Opcode_wsr_misc2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12061. };
  12062. xtensa_opcode_encode_fn Opcode_xsr_misc2_encode_fns[] = {
  12063. Opcode_xsr_misc2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12064. };
  12065. xtensa_opcode_encode_fn Opcode_rsr_misc3_encode_fns[] = {
  12066. Opcode_rsr_misc3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12067. };
  12068. xtensa_opcode_encode_fn Opcode_wsr_misc3_encode_fns[] = {
  12069. Opcode_wsr_misc3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12070. };
  12071. xtensa_opcode_encode_fn Opcode_xsr_misc3_encode_fns[] = {
  12072. Opcode_xsr_misc3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12073. };
  12074. xtensa_opcode_encode_fn Opcode_rsr_prid_encode_fns[] = {
  12075. Opcode_rsr_prid_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12076. };
  12077. xtensa_opcode_encode_fn Opcode_rsr_vecbase_encode_fns[] = {
  12078. Opcode_rsr_vecbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12079. };
  12080. xtensa_opcode_encode_fn Opcode_wsr_vecbase_encode_fns[] = {
  12081. Opcode_wsr_vecbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12082. };
  12083. xtensa_opcode_encode_fn Opcode_xsr_vecbase_encode_fns[] = {
  12084. Opcode_xsr_vecbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12085. };
  12086. xtensa_opcode_encode_fn Opcode_mul_aa_ll_encode_fns[] = {
  12087. Opcode_mul_aa_ll_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12088. };
  12089. xtensa_opcode_encode_fn Opcode_mul_aa_hl_encode_fns[] = {
  12090. Opcode_mul_aa_hl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12091. };
  12092. xtensa_opcode_encode_fn Opcode_mul_aa_lh_encode_fns[] = {
  12093. Opcode_mul_aa_lh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12094. };
  12095. xtensa_opcode_encode_fn Opcode_mul_aa_hh_encode_fns[] = {
  12096. Opcode_mul_aa_hh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12097. };
  12098. xtensa_opcode_encode_fn Opcode_umul_aa_ll_encode_fns[] = {
  12099. Opcode_umul_aa_ll_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12100. };
  12101. xtensa_opcode_encode_fn Opcode_umul_aa_hl_encode_fns[] = {
  12102. Opcode_umul_aa_hl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12103. };
  12104. xtensa_opcode_encode_fn Opcode_umul_aa_lh_encode_fns[] = {
  12105. Opcode_umul_aa_lh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12106. };
  12107. xtensa_opcode_encode_fn Opcode_umul_aa_hh_encode_fns[] = {
  12108. Opcode_umul_aa_hh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12109. };
  12110. xtensa_opcode_encode_fn Opcode_mul_ad_ll_encode_fns[] = {
  12111. Opcode_mul_ad_ll_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12112. };
  12113. xtensa_opcode_encode_fn Opcode_mul_ad_hl_encode_fns[] = {
  12114. Opcode_mul_ad_hl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12115. };
  12116. xtensa_opcode_encode_fn Opcode_mul_ad_lh_encode_fns[] = {
  12117. Opcode_mul_ad_lh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12118. };
  12119. xtensa_opcode_encode_fn Opcode_mul_ad_hh_encode_fns[] = {
  12120. Opcode_mul_ad_hh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12121. };
  12122. xtensa_opcode_encode_fn Opcode_mul_da_ll_encode_fns[] = {
  12123. Opcode_mul_da_ll_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12124. };
  12125. xtensa_opcode_encode_fn Opcode_mul_da_hl_encode_fns[] = {
  12126. Opcode_mul_da_hl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12127. };
  12128. xtensa_opcode_encode_fn Opcode_mul_da_lh_encode_fns[] = {
  12129. Opcode_mul_da_lh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12130. };
  12131. xtensa_opcode_encode_fn Opcode_mul_da_hh_encode_fns[] = {
  12132. Opcode_mul_da_hh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12133. };
  12134. xtensa_opcode_encode_fn Opcode_mul_dd_ll_encode_fns[] = {
  12135. Opcode_mul_dd_ll_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12136. };
  12137. xtensa_opcode_encode_fn Opcode_mul_dd_hl_encode_fns[] = {
  12138. Opcode_mul_dd_hl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12139. };
  12140. xtensa_opcode_encode_fn Opcode_mul_dd_lh_encode_fns[] = {
  12141. Opcode_mul_dd_lh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12142. };
  12143. xtensa_opcode_encode_fn Opcode_mul_dd_hh_encode_fns[] = {
  12144. Opcode_mul_dd_hh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12145. };
  12146. xtensa_opcode_encode_fn Opcode_mula_aa_ll_encode_fns[] = {
  12147. Opcode_mula_aa_ll_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12148. };
  12149. xtensa_opcode_encode_fn Opcode_mula_aa_hl_encode_fns[] = {
  12150. Opcode_mula_aa_hl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12151. };
  12152. xtensa_opcode_encode_fn Opcode_mula_aa_lh_encode_fns[] = {
  12153. Opcode_mula_aa_lh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12154. };
  12155. xtensa_opcode_encode_fn Opcode_mula_aa_hh_encode_fns[] = {
  12156. Opcode_mula_aa_hh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12157. };
  12158. xtensa_opcode_encode_fn Opcode_muls_aa_ll_encode_fns[] = {
  12159. Opcode_muls_aa_ll_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12160. };
  12161. xtensa_opcode_encode_fn Opcode_muls_aa_hl_encode_fns[] = {
  12162. Opcode_muls_aa_hl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12163. };
  12164. xtensa_opcode_encode_fn Opcode_muls_aa_lh_encode_fns[] = {
  12165. Opcode_muls_aa_lh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12166. };
  12167. xtensa_opcode_encode_fn Opcode_muls_aa_hh_encode_fns[] = {
  12168. Opcode_muls_aa_hh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12169. };
  12170. xtensa_opcode_encode_fn Opcode_mula_ad_ll_encode_fns[] = {
  12171. Opcode_mula_ad_ll_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12172. };
  12173. xtensa_opcode_encode_fn Opcode_mula_ad_hl_encode_fns[] = {
  12174. Opcode_mula_ad_hl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12175. };
  12176. xtensa_opcode_encode_fn Opcode_mula_ad_lh_encode_fns[] = {
  12177. Opcode_mula_ad_lh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12178. };
  12179. xtensa_opcode_encode_fn Opcode_mula_ad_hh_encode_fns[] = {
  12180. Opcode_mula_ad_hh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12181. };
  12182. xtensa_opcode_encode_fn Opcode_muls_ad_ll_encode_fns[] = {
  12183. Opcode_muls_ad_ll_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12184. };
  12185. xtensa_opcode_encode_fn Opcode_muls_ad_hl_encode_fns[] = {
  12186. Opcode_muls_ad_hl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12187. };
  12188. xtensa_opcode_encode_fn Opcode_muls_ad_lh_encode_fns[] = {
  12189. Opcode_muls_ad_lh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12190. };
  12191. xtensa_opcode_encode_fn Opcode_muls_ad_hh_encode_fns[] = {
  12192. Opcode_muls_ad_hh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12193. };
  12194. xtensa_opcode_encode_fn Opcode_mula_da_ll_encode_fns[] = {
  12195. Opcode_mula_da_ll_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12196. };
  12197. xtensa_opcode_encode_fn Opcode_mula_da_hl_encode_fns[] = {
  12198. Opcode_mula_da_hl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12199. };
  12200. xtensa_opcode_encode_fn Opcode_mula_da_lh_encode_fns[] = {
  12201. Opcode_mula_da_lh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12202. };
  12203. xtensa_opcode_encode_fn Opcode_mula_da_hh_encode_fns[] = {
  12204. Opcode_mula_da_hh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12205. };
  12206. xtensa_opcode_encode_fn Opcode_muls_da_ll_encode_fns[] = {
  12207. Opcode_muls_da_ll_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12208. };
  12209. xtensa_opcode_encode_fn Opcode_muls_da_hl_encode_fns[] = {
  12210. Opcode_muls_da_hl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12211. };
  12212. xtensa_opcode_encode_fn Opcode_muls_da_lh_encode_fns[] = {
  12213. Opcode_muls_da_lh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12214. };
  12215. xtensa_opcode_encode_fn Opcode_muls_da_hh_encode_fns[] = {
  12216. Opcode_muls_da_hh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12217. };
  12218. xtensa_opcode_encode_fn Opcode_mula_dd_ll_encode_fns[] = {
  12219. Opcode_mula_dd_ll_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12220. };
  12221. xtensa_opcode_encode_fn Opcode_mula_dd_hl_encode_fns[] = {
  12222. Opcode_mula_dd_hl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12223. };
  12224. xtensa_opcode_encode_fn Opcode_mula_dd_lh_encode_fns[] = {
  12225. Opcode_mula_dd_lh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12226. };
  12227. xtensa_opcode_encode_fn Opcode_mula_dd_hh_encode_fns[] = {
  12228. Opcode_mula_dd_hh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12229. };
  12230. xtensa_opcode_encode_fn Opcode_muls_dd_ll_encode_fns[] = {
  12231. Opcode_muls_dd_ll_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12232. };
  12233. xtensa_opcode_encode_fn Opcode_muls_dd_hl_encode_fns[] = {
  12234. Opcode_muls_dd_hl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12235. };
  12236. xtensa_opcode_encode_fn Opcode_muls_dd_lh_encode_fns[] = {
  12237. Opcode_muls_dd_lh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12238. };
  12239. xtensa_opcode_encode_fn Opcode_muls_dd_hh_encode_fns[] = {
  12240. Opcode_muls_dd_hh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12241. };
  12242. xtensa_opcode_encode_fn Opcode_mula_da_ll_lddec_encode_fns[] = {
  12243. Opcode_mula_da_ll_lddec_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12244. };
  12245. xtensa_opcode_encode_fn Opcode_mula_da_ll_ldinc_encode_fns[] = {
  12246. Opcode_mula_da_ll_ldinc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12247. };
  12248. xtensa_opcode_encode_fn Opcode_mula_da_hl_lddec_encode_fns[] = {
  12249. Opcode_mula_da_hl_lddec_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12250. };
  12251. xtensa_opcode_encode_fn Opcode_mula_da_hl_ldinc_encode_fns[] = {
  12252. Opcode_mula_da_hl_ldinc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12253. };
  12254. xtensa_opcode_encode_fn Opcode_mula_da_lh_lddec_encode_fns[] = {
  12255. Opcode_mula_da_lh_lddec_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12256. };
  12257. xtensa_opcode_encode_fn Opcode_mula_da_lh_ldinc_encode_fns[] = {
  12258. Opcode_mula_da_lh_ldinc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12259. };
  12260. xtensa_opcode_encode_fn Opcode_mula_da_hh_lddec_encode_fns[] = {
  12261. Opcode_mula_da_hh_lddec_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12262. };
  12263. xtensa_opcode_encode_fn Opcode_mula_da_hh_ldinc_encode_fns[] = {
  12264. Opcode_mula_da_hh_ldinc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12265. };
  12266. xtensa_opcode_encode_fn Opcode_mula_dd_ll_lddec_encode_fns[] = {
  12267. Opcode_mula_dd_ll_lddec_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12268. };
  12269. xtensa_opcode_encode_fn Opcode_mula_dd_ll_ldinc_encode_fns[] = {
  12270. Opcode_mula_dd_ll_ldinc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12271. };
  12272. xtensa_opcode_encode_fn Opcode_mula_dd_hl_lddec_encode_fns[] = {
  12273. Opcode_mula_dd_hl_lddec_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12274. };
  12275. xtensa_opcode_encode_fn Opcode_mula_dd_hl_ldinc_encode_fns[] = {
  12276. Opcode_mula_dd_hl_ldinc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12277. };
  12278. xtensa_opcode_encode_fn Opcode_mula_dd_lh_lddec_encode_fns[] = {
  12279. Opcode_mula_dd_lh_lddec_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12280. };
  12281. xtensa_opcode_encode_fn Opcode_mula_dd_lh_ldinc_encode_fns[] = {
  12282. Opcode_mula_dd_lh_ldinc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12283. };
  12284. xtensa_opcode_encode_fn Opcode_mula_dd_hh_lddec_encode_fns[] = {
  12285. Opcode_mula_dd_hh_lddec_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12286. };
  12287. xtensa_opcode_encode_fn Opcode_mula_dd_hh_ldinc_encode_fns[] = {
  12288. Opcode_mula_dd_hh_ldinc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12289. };
  12290. xtensa_opcode_encode_fn Opcode_lddec_encode_fns[] = {
  12291. Opcode_lddec_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12292. };
  12293. xtensa_opcode_encode_fn Opcode_ldinc_encode_fns[] = {
  12294. Opcode_ldinc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12295. };
  12296. xtensa_opcode_encode_fn Opcode_mul16u_encode_fns[] = {
  12297. Opcode_mul16u_Slot_inst_encode, 0, 0, Opcode_mul16u_Slot_xt_flix64_slot0_encode, Opcode_mul16u_Slot_xt_flix64_slot0_encode, Opcode_mul16u_Slot_xt_flix64_slot1_encode, 0, 0
  12298. };
  12299. xtensa_opcode_encode_fn Opcode_mul16s_encode_fns[] = {
  12300. Opcode_mul16s_Slot_inst_encode, 0, 0, Opcode_mul16s_Slot_xt_flix64_slot0_encode, Opcode_mul16s_Slot_xt_flix64_slot0_encode, Opcode_mul16s_Slot_xt_flix64_slot1_encode, 0, 0
  12301. };
  12302. xtensa_opcode_encode_fn Opcode_rsr_m0_encode_fns[] = {
  12303. Opcode_rsr_m0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12304. };
  12305. xtensa_opcode_encode_fn Opcode_wsr_m0_encode_fns[] = {
  12306. Opcode_wsr_m0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12307. };
  12308. xtensa_opcode_encode_fn Opcode_xsr_m0_encode_fns[] = {
  12309. Opcode_xsr_m0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12310. };
  12311. xtensa_opcode_encode_fn Opcode_rsr_m1_encode_fns[] = {
  12312. Opcode_rsr_m1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12313. };
  12314. xtensa_opcode_encode_fn Opcode_wsr_m1_encode_fns[] = {
  12315. Opcode_wsr_m1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12316. };
  12317. xtensa_opcode_encode_fn Opcode_xsr_m1_encode_fns[] = {
  12318. Opcode_xsr_m1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12319. };
  12320. xtensa_opcode_encode_fn Opcode_rsr_m2_encode_fns[] = {
  12321. Opcode_rsr_m2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12322. };
  12323. xtensa_opcode_encode_fn Opcode_wsr_m2_encode_fns[] = {
  12324. Opcode_wsr_m2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12325. };
  12326. xtensa_opcode_encode_fn Opcode_xsr_m2_encode_fns[] = {
  12327. Opcode_xsr_m2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12328. };
  12329. xtensa_opcode_encode_fn Opcode_rsr_m3_encode_fns[] = {
  12330. Opcode_rsr_m3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12331. };
  12332. xtensa_opcode_encode_fn Opcode_wsr_m3_encode_fns[] = {
  12333. Opcode_wsr_m3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12334. };
  12335. xtensa_opcode_encode_fn Opcode_xsr_m3_encode_fns[] = {
  12336. Opcode_xsr_m3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12337. };
  12338. xtensa_opcode_encode_fn Opcode_rsr_acclo_encode_fns[] = {
  12339. Opcode_rsr_acclo_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12340. };
  12341. xtensa_opcode_encode_fn Opcode_wsr_acclo_encode_fns[] = {
  12342. Opcode_wsr_acclo_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12343. };
  12344. xtensa_opcode_encode_fn Opcode_xsr_acclo_encode_fns[] = {
  12345. Opcode_xsr_acclo_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12346. };
  12347. xtensa_opcode_encode_fn Opcode_rsr_acchi_encode_fns[] = {
  12348. Opcode_rsr_acchi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12349. };
  12350. xtensa_opcode_encode_fn Opcode_wsr_acchi_encode_fns[] = {
  12351. Opcode_wsr_acchi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12352. };
  12353. xtensa_opcode_encode_fn Opcode_xsr_acchi_encode_fns[] = {
  12354. Opcode_xsr_acchi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12355. };
  12356. xtensa_opcode_encode_fn Opcode_rfi_encode_fns[] = {
  12357. Opcode_rfi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12358. };
  12359. xtensa_opcode_encode_fn Opcode_waiti_encode_fns[] = {
  12360. Opcode_waiti_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12361. };
  12362. xtensa_opcode_encode_fn Opcode_rsr_interrupt_encode_fns[] = {
  12363. Opcode_rsr_interrupt_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12364. };
  12365. xtensa_opcode_encode_fn Opcode_wsr_intset_encode_fns[] = {
  12366. Opcode_wsr_intset_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12367. };
  12368. xtensa_opcode_encode_fn Opcode_wsr_intclear_encode_fns[] = {
  12369. Opcode_wsr_intclear_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12370. };
  12371. xtensa_opcode_encode_fn Opcode_rsr_intenable_encode_fns[] = {
  12372. Opcode_rsr_intenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12373. };
  12374. xtensa_opcode_encode_fn Opcode_wsr_intenable_encode_fns[] = {
  12375. Opcode_wsr_intenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12376. };
  12377. xtensa_opcode_encode_fn Opcode_xsr_intenable_encode_fns[] = {
  12378. Opcode_xsr_intenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12379. };
  12380. xtensa_opcode_encode_fn Opcode_break_encode_fns[] = {
  12381. Opcode_break_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12382. };
  12383. xtensa_opcode_encode_fn Opcode_break_n_encode_fns[] = {
  12384. 0, 0, Opcode_break_n_Slot_inst16b_encode, 0, 0, 0, 0, 0
  12385. };
  12386. xtensa_opcode_encode_fn Opcode_rsr_dbreaka0_encode_fns[] = {
  12387. Opcode_rsr_dbreaka0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12388. };
  12389. xtensa_opcode_encode_fn Opcode_wsr_dbreaka0_encode_fns[] = {
  12390. Opcode_wsr_dbreaka0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12391. };
  12392. xtensa_opcode_encode_fn Opcode_xsr_dbreaka0_encode_fns[] = {
  12393. Opcode_xsr_dbreaka0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12394. };
  12395. xtensa_opcode_encode_fn Opcode_rsr_dbreakc0_encode_fns[] = {
  12396. Opcode_rsr_dbreakc0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12397. };
  12398. xtensa_opcode_encode_fn Opcode_wsr_dbreakc0_encode_fns[] = {
  12399. Opcode_wsr_dbreakc0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12400. };
  12401. xtensa_opcode_encode_fn Opcode_xsr_dbreakc0_encode_fns[] = {
  12402. Opcode_xsr_dbreakc0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12403. };
  12404. xtensa_opcode_encode_fn Opcode_rsr_dbreaka1_encode_fns[] = {
  12405. Opcode_rsr_dbreaka1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12406. };
  12407. xtensa_opcode_encode_fn Opcode_wsr_dbreaka1_encode_fns[] = {
  12408. Opcode_wsr_dbreaka1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12409. };
  12410. xtensa_opcode_encode_fn Opcode_xsr_dbreaka1_encode_fns[] = {
  12411. Opcode_xsr_dbreaka1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12412. };
  12413. xtensa_opcode_encode_fn Opcode_rsr_dbreakc1_encode_fns[] = {
  12414. Opcode_rsr_dbreakc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12415. };
  12416. xtensa_opcode_encode_fn Opcode_wsr_dbreakc1_encode_fns[] = {
  12417. Opcode_wsr_dbreakc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12418. };
  12419. xtensa_opcode_encode_fn Opcode_xsr_dbreakc1_encode_fns[] = {
  12420. Opcode_xsr_dbreakc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12421. };
  12422. xtensa_opcode_encode_fn Opcode_rsr_ibreaka0_encode_fns[] = {
  12423. Opcode_rsr_ibreaka0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12424. };
  12425. xtensa_opcode_encode_fn Opcode_wsr_ibreaka0_encode_fns[] = {
  12426. Opcode_wsr_ibreaka0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12427. };
  12428. xtensa_opcode_encode_fn Opcode_xsr_ibreaka0_encode_fns[] = {
  12429. Opcode_xsr_ibreaka0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12430. };
  12431. xtensa_opcode_encode_fn Opcode_rsr_ibreaka1_encode_fns[] = {
  12432. Opcode_rsr_ibreaka1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12433. };
  12434. xtensa_opcode_encode_fn Opcode_wsr_ibreaka1_encode_fns[] = {
  12435. Opcode_wsr_ibreaka1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12436. };
  12437. xtensa_opcode_encode_fn Opcode_xsr_ibreaka1_encode_fns[] = {
  12438. Opcode_xsr_ibreaka1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12439. };
  12440. xtensa_opcode_encode_fn Opcode_rsr_ibreakenable_encode_fns[] = {
  12441. Opcode_rsr_ibreakenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12442. };
  12443. xtensa_opcode_encode_fn Opcode_wsr_ibreakenable_encode_fns[] = {
  12444. Opcode_wsr_ibreakenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12445. };
  12446. xtensa_opcode_encode_fn Opcode_xsr_ibreakenable_encode_fns[] = {
  12447. Opcode_xsr_ibreakenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12448. };
  12449. xtensa_opcode_encode_fn Opcode_rsr_debugcause_encode_fns[] = {
  12450. Opcode_rsr_debugcause_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12451. };
  12452. xtensa_opcode_encode_fn Opcode_wsr_debugcause_encode_fns[] = {
  12453. Opcode_wsr_debugcause_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12454. };
  12455. xtensa_opcode_encode_fn Opcode_xsr_debugcause_encode_fns[] = {
  12456. Opcode_xsr_debugcause_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12457. };
  12458. xtensa_opcode_encode_fn Opcode_rsr_icount_encode_fns[] = {
  12459. Opcode_rsr_icount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12460. };
  12461. xtensa_opcode_encode_fn Opcode_wsr_icount_encode_fns[] = {
  12462. Opcode_wsr_icount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12463. };
  12464. xtensa_opcode_encode_fn Opcode_xsr_icount_encode_fns[] = {
  12465. Opcode_xsr_icount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12466. };
  12467. xtensa_opcode_encode_fn Opcode_rsr_icountlevel_encode_fns[] = {
  12468. Opcode_rsr_icountlevel_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12469. };
  12470. xtensa_opcode_encode_fn Opcode_wsr_icountlevel_encode_fns[] = {
  12471. Opcode_wsr_icountlevel_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12472. };
  12473. xtensa_opcode_encode_fn Opcode_xsr_icountlevel_encode_fns[] = {
  12474. Opcode_xsr_icountlevel_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12475. };
  12476. xtensa_opcode_encode_fn Opcode_rsr_ddr_encode_fns[] = {
  12477. Opcode_rsr_ddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12478. };
  12479. xtensa_opcode_encode_fn Opcode_wsr_ddr_encode_fns[] = {
  12480. Opcode_wsr_ddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12481. };
  12482. xtensa_opcode_encode_fn Opcode_xsr_ddr_encode_fns[] = {
  12483. Opcode_xsr_ddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12484. };
  12485. xtensa_opcode_encode_fn Opcode_rfdo_encode_fns[] = {
  12486. Opcode_rfdo_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12487. };
  12488. xtensa_opcode_encode_fn Opcode_rfdd_encode_fns[] = {
  12489. Opcode_rfdd_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12490. };
  12491. xtensa_opcode_encode_fn Opcode_wsr_mmid_encode_fns[] = {
  12492. Opcode_wsr_mmid_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12493. };
  12494. xtensa_opcode_encode_fn Opcode_andb_encode_fns[] = {
  12495. Opcode_andb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12496. };
  12497. xtensa_opcode_encode_fn Opcode_andbc_encode_fns[] = {
  12498. Opcode_andbc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12499. };
  12500. xtensa_opcode_encode_fn Opcode_orb_encode_fns[] = {
  12501. Opcode_orb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12502. };
  12503. xtensa_opcode_encode_fn Opcode_orbc_encode_fns[] = {
  12504. Opcode_orbc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12505. };
  12506. xtensa_opcode_encode_fn Opcode_xorb_encode_fns[] = {
  12507. Opcode_xorb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12508. };
  12509. xtensa_opcode_encode_fn Opcode_any4_encode_fns[] = {
  12510. Opcode_any4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12511. };
  12512. xtensa_opcode_encode_fn Opcode_all4_encode_fns[] = {
  12513. Opcode_all4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12514. };
  12515. xtensa_opcode_encode_fn Opcode_any8_encode_fns[] = {
  12516. Opcode_any8_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12517. };
  12518. xtensa_opcode_encode_fn Opcode_all8_encode_fns[] = {
  12519. Opcode_all8_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12520. };
  12521. xtensa_opcode_encode_fn Opcode_bf_encode_fns[] = {
  12522. Opcode_bf_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12523. };
  12524. xtensa_opcode_encode_fn Opcode_bt_encode_fns[] = {
  12525. Opcode_bt_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12526. };
  12527. xtensa_opcode_encode_fn Opcode_movf_encode_fns[] = {
  12528. Opcode_movf_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12529. };
  12530. xtensa_opcode_encode_fn Opcode_movt_encode_fns[] = {
  12531. Opcode_movt_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12532. };
  12533. xtensa_opcode_encode_fn Opcode_rsr_br_encode_fns[] = {
  12534. Opcode_rsr_br_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12535. };
  12536. xtensa_opcode_encode_fn Opcode_wsr_br_encode_fns[] = {
  12537. Opcode_wsr_br_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12538. };
  12539. xtensa_opcode_encode_fn Opcode_xsr_br_encode_fns[] = {
  12540. Opcode_xsr_br_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12541. };
  12542. xtensa_opcode_encode_fn Opcode_rsr_ccount_encode_fns[] = {
  12543. Opcode_rsr_ccount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12544. };
  12545. xtensa_opcode_encode_fn Opcode_wsr_ccount_encode_fns[] = {
  12546. Opcode_wsr_ccount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12547. };
  12548. xtensa_opcode_encode_fn Opcode_xsr_ccount_encode_fns[] = {
  12549. Opcode_xsr_ccount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12550. };
  12551. xtensa_opcode_encode_fn Opcode_rsr_ccompare0_encode_fns[] = {
  12552. Opcode_rsr_ccompare0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12553. };
  12554. xtensa_opcode_encode_fn Opcode_wsr_ccompare0_encode_fns[] = {
  12555. Opcode_wsr_ccompare0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12556. };
  12557. xtensa_opcode_encode_fn Opcode_xsr_ccompare0_encode_fns[] = {
  12558. Opcode_xsr_ccompare0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12559. };
  12560. xtensa_opcode_encode_fn Opcode_rsr_ccompare1_encode_fns[] = {
  12561. Opcode_rsr_ccompare1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12562. };
  12563. xtensa_opcode_encode_fn Opcode_wsr_ccompare1_encode_fns[] = {
  12564. Opcode_wsr_ccompare1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12565. };
  12566. xtensa_opcode_encode_fn Opcode_xsr_ccompare1_encode_fns[] = {
  12567. Opcode_xsr_ccompare1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12568. };
  12569. xtensa_opcode_encode_fn Opcode_rsr_ccompare2_encode_fns[] = {
  12570. Opcode_rsr_ccompare2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12571. };
  12572. xtensa_opcode_encode_fn Opcode_wsr_ccompare2_encode_fns[] = {
  12573. Opcode_wsr_ccompare2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12574. };
  12575. xtensa_opcode_encode_fn Opcode_xsr_ccompare2_encode_fns[] = {
  12576. Opcode_xsr_ccompare2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12577. };
  12578. xtensa_opcode_encode_fn Opcode_ipf_encode_fns[] = {
  12579. Opcode_ipf_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12580. };
  12581. xtensa_opcode_encode_fn Opcode_ihi_encode_fns[] = {
  12582. Opcode_ihi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12583. };
  12584. xtensa_opcode_encode_fn Opcode_ipfl_encode_fns[] = {
  12585. Opcode_ipfl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12586. };
  12587. xtensa_opcode_encode_fn Opcode_ihu_encode_fns[] = {
  12588. Opcode_ihu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12589. };
  12590. xtensa_opcode_encode_fn Opcode_iiu_encode_fns[] = {
  12591. Opcode_iiu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12592. };
  12593. xtensa_opcode_encode_fn Opcode_iii_encode_fns[] = {
  12594. Opcode_iii_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12595. };
  12596. xtensa_opcode_encode_fn Opcode_lict_encode_fns[] = {
  12597. Opcode_lict_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12598. };
  12599. xtensa_opcode_encode_fn Opcode_licw_encode_fns[] = {
  12600. Opcode_licw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12601. };
  12602. xtensa_opcode_encode_fn Opcode_sict_encode_fns[] = {
  12603. Opcode_sict_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12604. };
  12605. xtensa_opcode_encode_fn Opcode_sicw_encode_fns[] = {
  12606. Opcode_sicw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12607. };
  12608. xtensa_opcode_encode_fn Opcode_dhwb_encode_fns[] = {
  12609. Opcode_dhwb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12610. };
  12611. xtensa_opcode_encode_fn Opcode_dhwbi_encode_fns[] = {
  12612. Opcode_dhwbi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12613. };
  12614. xtensa_opcode_encode_fn Opcode_diwb_encode_fns[] = {
  12615. Opcode_diwb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12616. };
  12617. xtensa_opcode_encode_fn Opcode_diwbi_encode_fns[] = {
  12618. Opcode_diwbi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12619. };
  12620. xtensa_opcode_encode_fn Opcode_dhi_encode_fns[] = {
  12621. Opcode_dhi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12622. };
  12623. xtensa_opcode_encode_fn Opcode_dii_encode_fns[] = {
  12624. Opcode_dii_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12625. };
  12626. xtensa_opcode_encode_fn Opcode_dpfr_encode_fns[] = {
  12627. Opcode_dpfr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12628. };
  12629. xtensa_opcode_encode_fn Opcode_dpfw_encode_fns[] = {
  12630. Opcode_dpfw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12631. };
  12632. xtensa_opcode_encode_fn Opcode_dpfro_encode_fns[] = {
  12633. Opcode_dpfro_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12634. };
  12635. xtensa_opcode_encode_fn Opcode_dpfwo_encode_fns[] = {
  12636. Opcode_dpfwo_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12637. };
  12638. xtensa_opcode_encode_fn Opcode_dpfl_encode_fns[] = {
  12639. Opcode_dpfl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12640. };
  12641. xtensa_opcode_encode_fn Opcode_dhu_encode_fns[] = {
  12642. Opcode_dhu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12643. };
  12644. xtensa_opcode_encode_fn Opcode_diu_encode_fns[] = {
  12645. Opcode_diu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12646. };
  12647. xtensa_opcode_encode_fn Opcode_sdct_encode_fns[] = {
  12648. Opcode_sdct_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12649. };
  12650. xtensa_opcode_encode_fn Opcode_ldct_encode_fns[] = {
  12651. Opcode_ldct_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12652. };
  12653. xtensa_opcode_encode_fn Opcode_wsr_ptevaddr_encode_fns[] = {
  12654. Opcode_wsr_ptevaddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12655. };
  12656. xtensa_opcode_encode_fn Opcode_rsr_ptevaddr_encode_fns[] = {
  12657. Opcode_rsr_ptevaddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12658. };
  12659. xtensa_opcode_encode_fn Opcode_xsr_ptevaddr_encode_fns[] = {
  12660. Opcode_xsr_ptevaddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12661. };
  12662. xtensa_opcode_encode_fn Opcode_rsr_rasid_encode_fns[] = {
  12663. Opcode_rsr_rasid_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12664. };
  12665. xtensa_opcode_encode_fn Opcode_wsr_rasid_encode_fns[] = {
  12666. Opcode_wsr_rasid_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12667. };
  12668. xtensa_opcode_encode_fn Opcode_xsr_rasid_encode_fns[] = {
  12669. Opcode_xsr_rasid_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12670. };
  12671. xtensa_opcode_encode_fn Opcode_rsr_itlbcfg_encode_fns[] = {
  12672. Opcode_rsr_itlbcfg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12673. };
  12674. xtensa_opcode_encode_fn Opcode_wsr_itlbcfg_encode_fns[] = {
  12675. Opcode_wsr_itlbcfg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12676. };
  12677. xtensa_opcode_encode_fn Opcode_xsr_itlbcfg_encode_fns[] = {
  12678. Opcode_xsr_itlbcfg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12679. };
  12680. xtensa_opcode_encode_fn Opcode_rsr_dtlbcfg_encode_fns[] = {
  12681. Opcode_rsr_dtlbcfg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12682. };
  12683. xtensa_opcode_encode_fn Opcode_wsr_dtlbcfg_encode_fns[] = {
  12684. Opcode_wsr_dtlbcfg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12685. };
  12686. xtensa_opcode_encode_fn Opcode_xsr_dtlbcfg_encode_fns[] = {
  12687. Opcode_xsr_dtlbcfg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12688. };
  12689. xtensa_opcode_encode_fn Opcode_idtlb_encode_fns[] = {
  12690. Opcode_idtlb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12691. };
  12692. xtensa_opcode_encode_fn Opcode_pdtlb_encode_fns[] = {
  12693. Opcode_pdtlb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12694. };
  12695. xtensa_opcode_encode_fn Opcode_rdtlb0_encode_fns[] = {
  12696. Opcode_rdtlb0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12697. };
  12698. xtensa_opcode_encode_fn Opcode_rdtlb1_encode_fns[] = {
  12699. Opcode_rdtlb1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12700. };
  12701. xtensa_opcode_encode_fn Opcode_wdtlb_encode_fns[] = {
  12702. Opcode_wdtlb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12703. };
  12704. xtensa_opcode_encode_fn Opcode_iitlb_encode_fns[] = {
  12705. Opcode_iitlb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12706. };
  12707. xtensa_opcode_encode_fn Opcode_pitlb_encode_fns[] = {
  12708. Opcode_pitlb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12709. };
  12710. xtensa_opcode_encode_fn Opcode_ritlb0_encode_fns[] = {
  12711. Opcode_ritlb0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12712. };
  12713. xtensa_opcode_encode_fn Opcode_ritlb1_encode_fns[] = {
  12714. Opcode_ritlb1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12715. };
  12716. xtensa_opcode_encode_fn Opcode_witlb_encode_fns[] = {
  12717. Opcode_witlb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12718. };
  12719. xtensa_opcode_encode_fn Opcode_ldpte_encode_fns[] = {
  12720. Opcode_ldpte_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12721. };
  12722. xtensa_opcode_encode_fn Opcode_hwwitlba_encode_fns[] = {
  12723. Opcode_hwwitlba_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12724. };
  12725. xtensa_opcode_encode_fn Opcode_hwwdtlba_encode_fns[] = {
  12726. Opcode_hwwdtlba_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12727. };
  12728. xtensa_opcode_encode_fn Opcode_rsr_cpenable_encode_fns[] = {
  12729. Opcode_rsr_cpenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12730. };
  12731. xtensa_opcode_encode_fn Opcode_wsr_cpenable_encode_fns[] = {
  12732. Opcode_wsr_cpenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12733. };
  12734. xtensa_opcode_encode_fn Opcode_xsr_cpenable_encode_fns[] = {
  12735. Opcode_xsr_cpenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12736. };
  12737. xtensa_opcode_encode_fn Opcode_clamps_encode_fns[] = {
  12738. Opcode_clamps_Slot_inst_encode, 0, 0, Opcode_clamps_Slot_xt_flix64_slot0_encode, Opcode_clamps_Slot_xt_flix64_slot0_encode, 0, 0, 0
  12739. };
  12740. xtensa_opcode_encode_fn Opcode_min_encode_fns[] = {
  12741. Opcode_min_Slot_inst_encode, 0, 0, Opcode_min_Slot_xt_flix64_slot0_encode, Opcode_min_Slot_xt_flix64_slot0_encode, 0, 0, 0
  12742. };
  12743. xtensa_opcode_encode_fn Opcode_max_encode_fns[] = {
  12744. Opcode_max_Slot_inst_encode, 0, 0, Opcode_max_Slot_xt_flix64_slot0_encode, Opcode_max_Slot_xt_flix64_slot0_encode, 0, 0, 0
  12745. };
  12746. xtensa_opcode_encode_fn Opcode_minu_encode_fns[] = {
  12747. Opcode_minu_Slot_inst_encode, 0, 0, Opcode_minu_Slot_xt_flix64_slot0_encode, Opcode_minu_Slot_xt_flix64_slot0_encode, 0, 0, 0
  12748. };
  12749. xtensa_opcode_encode_fn Opcode_maxu_encode_fns[] = {
  12750. Opcode_maxu_Slot_inst_encode, 0, 0, Opcode_maxu_Slot_xt_flix64_slot0_encode, Opcode_maxu_Slot_xt_flix64_slot0_encode, 0, 0, 0
  12751. };
  12752. xtensa_opcode_encode_fn Opcode_nsa_encode_fns[] = {
  12753. Opcode_nsa_Slot_inst_encode, 0, 0, Opcode_nsa_Slot_xt_flix64_slot0_encode, Opcode_nsa_Slot_xt_flix64_slot0_encode, 0, 0, 0
  12754. };
  12755. xtensa_opcode_encode_fn Opcode_nsau_encode_fns[] = {
  12756. Opcode_nsau_Slot_inst_encode, 0, 0, Opcode_nsau_Slot_xt_flix64_slot0_encode, Opcode_nsau_Slot_xt_flix64_slot0_encode, 0, 0, 0
  12757. };
  12758. xtensa_opcode_encode_fn Opcode_sext_encode_fns[] = {
  12759. Opcode_sext_Slot_inst_encode, 0, 0, Opcode_sext_Slot_xt_flix64_slot0_encode, Opcode_sext_Slot_xt_flix64_slot0_encode, Opcode_sext_Slot_xt_flix64_slot1_encode, Opcode_sext_Slot_xt_flix64_slot2_encode, 0
  12760. };
  12761. xtensa_opcode_encode_fn Opcode_l32ai_encode_fns[] = {
  12762. Opcode_l32ai_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12763. };
  12764. xtensa_opcode_encode_fn Opcode_s32ri_encode_fns[] = {
  12765. Opcode_s32ri_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12766. };
  12767. xtensa_opcode_encode_fn Opcode_s32c1i_encode_fns[] = {
  12768. Opcode_s32c1i_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12769. };
  12770. xtensa_opcode_encode_fn Opcode_rsr_scompare1_encode_fns[] = {
  12771. Opcode_rsr_scompare1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12772. };
  12773. xtensa_opcode_encode_fn Opcode_wsr_scompare1_encode_fns[] = {
  12774. Opcode_wsr_scompare1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12775. };
  12776. xtensa_opcode_encode_fn Opcode_xsr_scompare1_encode_fns[] = {
  12777. Opcode_xsr_scompare1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12778. };
  12779. xtensa_opcode_encode_fn Opcode_quou_encode_fns[] = {
  12780. Opcode_quou_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12781. };
  12782. xtensa_opcode_encode_fn Opcode_quos_encode_fns[] = {
  12783. Opcode_quos_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12784. };
  12785. xtensa_opcode_encode_fn Opcode_remu_encode_fns[] = {
  12786. Opcode_remu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12787. };
  12788. xtensa_opcode_encode_fn Opcode_rems_encode_fns[] = {
  12789. Opcode_rems_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12790. };
  12791. xtensa_opcode_encode_fn Opcode_mull_encode_fns[] = {
  12792. Opcode_mull_Slot_inst_encode, 0, 0, Opcode_mull_Slot_xt_flix64_slot0_encode, Opcode_mull_Slot_xt_flix64_slot0_encode, Opcode_mull_Slot_xt_flix64_slot1_encode, 0, 0
  12793. };
  12794. xtensa_opcode_encode_fn Opcode_muluh_encode_fns[] = {
  12795. Opcode_muluh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12796. };
  12797. xtensa_opcode_encode_fn Opcode_mulsh_encode_fns[] = {
  12798. Opcode_mulsh_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12799. };
  12800. xtensa_opcode_encode_fn Opcode_rur_fcr_encode_fns[] = {
  12801. Opcode_rur_fcr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12802. };
  12803. xtensa_opcode_encode_fn Opcode_wur_fcr_encode_fns[] = {
  12804. Opcode_wur_fcr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12805. };
  12806. xtensa_opcode_encode_fn Opcode_rur_fsr_encode_fns[] = {
  12807. Opcode_rur_fsr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12808. };
  12809. xtensa_opcode_encode_fn Opcode_wur_fsr_encode_fns[] = {
  12810. Opcode_wur_fsr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12811. };
  12812. xtensa_opcode_encode_fn Opcode_add_s_encode_fns[] = {
  12813. Opcode_add_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12814. };
  12815. xtensa_opcode_encode_fn Opcode_sub_s_encode_fns[] = {
  12816. Opcode_sub_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12817. };
  12818. xtensa_opcode_encode_fn Opcode_mul_s_encode_fns[] = {
  12819. Opcode_mul_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12820. };
  12821. xtensa_opcode_encode_fn Opcode_madd_s_encode_fns[] = {
  12822. Opcode_madd_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12823. };
  12824. xtensa_opcode_encode_fn Opcode_msub_s_encode_fns[] = {
  12825. Opcode_msub_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12826. };
  12827. xtensa_opcode_encode_fn Opcode_movf_s_encode_fns[] = {
  12828. Opcode_movf_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12829. };
  12830. xtensa_opcode_encode_fn Opcode_movt_s_encode_fns[] = {
  12831. Opcode_movt_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12832. };
  12833. xtensa_opcode_encode_fn Opcode_moveqz_s_encode_fns[] = {
  12834. Opcode_moveqz_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12835. };
  12836. xtensa_opcode_encode_fn Opcode_movnez_s_encode_fns[] = {
  12837. Opcode_movnez_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12838. };
  12839. xtensa_opcode_encode_fn Opcode_movltz_s_encode_fns[] = {
  12840. Opcode_movltz_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12841. };
  12842. xtensa_opcode_encode_fn Opcode_movgez_s_encode_fns[] = {
  12843. Opcode_movgez_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12844. };
  12845. xtensa_opcode_encode_fn Opcode_abs_s_encode_fns[] = {
  12846. Opcode_abs_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12847. };
  12848. xtensa_opcode_encode_fn Opcode_mov_s_encode_fns[] = {
  12849. Opcode_mov_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12850. };
  12851. xtensa_opcode_encode_fn Opcode_neg_s_encode_fns[] = {
  12852. Opcode_neg_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12853. };
  12854. xtensa_opcode_encode_fn Opcode_un_s_encode_fns[] = {
  12855. Opcode_un_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12856. };
  12857. xtensa_opcode_encode_fn Opcode_oeq_s_encode_fns[] = {
  12858. Opcode_oeq_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12859. };
  12860. xtensa_opcode_encode_fn Opcode_ueq_s_encode_fns[] = {
  12861. Opcode_ueq_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12862. };
  12863. xtensa_opcode_encode_fn Opcode_olt_s_encode_fns[] = {
  12864. Opcode_olt_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12865. };
  12866. xtensa_opcode_encode_fn Opcode_ult_s_encode_fns[] = {
  12867. Opcode_ult_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12868. };
  12869. xtensa_opcode_encode_fn Opcode_ole_s_encode_fns[] = {
  12870. Opcode_ole_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12871. };
  12872. xtensa_opcode_encode_fn Opcode_ule_s_encode_fns[] = {
  12873. Opcode_ule_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12874. };
  12875. xtensa_opcode_encode_fn Opcode_float_s_encode_fns[] = {
  12876. Opcode_float_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12877. };
  12878. xtensa_opcode_encode_fn Opcode_ufloat_s_encode_fns[] = {
  12879. Opcode_ufloat_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12880. };
  12881. xtensa_opcode_encode_fn Opcode_round_s_encode_fns[] = {
  12882. Opcode_round_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12883. };
  12884. xtensa_opcode_encode_fn Opcode_ceil_s_encode_fns[] = {
  12885. Opcode_ceil_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12886. };
  12887. xtensa_opcode_encode_fn Opcode_floor_s_encode_fns[] = {
  12888. Opcode_floor_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12889. };
  12890. xtensa_opcode_encode_fn Opcode_trunc_s_encode_fns[] = {
  12891. Opcode_trunc_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12892. };
  12893. xtensa_opcode_encode_fn Opcode_utrunc_s_encode_fns[] = {
  12894. Opcode_utrunc_s_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12895. };
  12896. xtensa_opcode_encode_fn Opcode_rfr_encode_fns[] = {
  12897. Opcode_rfr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12898. };
  12899. xtensa_opcode_encode_fn Opcode_wfr_encode_fns[] = {
  12900. Opcode_wfr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12901. };
  12902. xtensa_opcode_encode_fn Opcode_lsi_encode_fns[] = {
  12903. Opcode_lsi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12904. };
  12905. xtensa_opcode_encode_fn Opcode_lsiu_encode_fns[] = {
  12906. Opcode_lsiu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12907. };
  12908. xtensa_opcode_encode_fn Opcode_lsx_encode_fns[] = {
  12909. Opcode_lsx_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12910. };
  12911. xtensa_opcode_encode_fn Opcode_lsxu_encode_fns[] = {
  12912. Opcode_lsxu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12913. };
  12914. xtensa_opcode_encode_fn Opcode_ssi_encode_fns[] = {
  12915. Opcode_ssi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12916. };
  12917. xtensa_opcode_encode_fn Opcode_ssiu_encode_fns[] = {
  12918. Opcode_ssiu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12919. };
  12920. xtensa_opcode_encode_fn Opcode_ssx_encode_fns[] = {
  12921. Opcode_ssx_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12922. };
  12923. xtensa_opcode_encode_fn Opcode_ssxu_encode_fns[] = {
  12924. Opcode_ssxu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0
  12925. };
  12926. xtensa_opcode_encode_fn Opcode_beqz_w18_encode_fns[] = {
  12927. 0, 0, 0, 0, 0, 0, 0, Opcode_beqz_w18_Slot_xt_flix64_slot3_encode
  12928. };
  12929. xtensa_opcode_encode_fn Opcode_bnez_w18_encode_fns[] = {
  12930. 0, 0, 0, 0, 0, 0, 0, Opcode_bnez_w18_Slot_xt_flix64_slot3_encode
  12931. };
  12932. xtensa_opcode_encode_fn Opcode_bgez_w18_encode_fns[] = {
  12933. 0, 0, 0, 0, 0, 0, 0, Opcode_bgez_w18_Slot_xt_flix64_slot3_encode
  12934. };
  12935. xtensa_opcode_encode_fn Opcode_bltz_w18_encode_fns[] = {
  12936. 0, 0, 0, 0, 0, 0, 0, Opcode_bltz_w18_Slot_xt_flix64_slot3_encode
  12937. };
  12938. xtensa_opcode_encode_fn Opcode_beqi_w18_encode_fns[] = {
  12939. 0, 0, 0, 0, 0, 0, 0, Opcode_beqi_w18_Slot_xt_flix64_slot3_encode
  12940. };
  12941. xtensa_opcode_encode_fn Opcode_bnei_w18_encode_fns[] = {
  12942. 0, 0, 0, 0, 0, 0, 0, Opcode_bnei_w18_Slot_xt_flix64_slot3_encode
  12943. };
  12944. xtensa_opcode_encode_fn Opcode_bgei_w18_encode_fns[] = {
  12945. 0, 0, 0, 0, 0, 0, 0, Opcode_bgei_w18_Slot_xt_flix64_slot3_encode
  12946. };
  12947. xtensa_opcode_encode_fn Opcode_blti_w18_encode_fns[] = {
  12948. 0, 0, 0, 0, 0, 0, 0, Opcode_blti_w18_Slot_xt_flix64_slot3_encode
  12949. };
  12950. xtensa_opcode_encode_fn Opcode_bgeui_w18_encode_fns[] = {
  12951. 0, 0, 0, 0, 0, 0, 0, Opcode_bgeui_w18_Slot_xt_flix64_slot3_encode
  12952. };
  12953. xtensa_opcode_encode_fn Opcode_bltui_w18_encode_fns[] = {
  12954. 0, 0, 0, 0, 0, 0, 0, Opcode_bltui_w18_Slot_xt_flix64_slot3_encode
  12955. };
  12956. xtensa_opcode_encode_fn Opcode_bbci_w18_encode_fns[] = {
  12957. 0, 0, 0, 0, 0, 0, 0, Opcode_bbci_w18_Slot_xt_flix64_slot3_encode
  12958. };
  12959. xtensa_opcode_encode_fn Opcode_bbsi_w18_encode_fns[] = {
  12960. 0, 0, 0, 0, 0, 0, 0, Opcode_bbsi_w18_Slot_xt_flix64_slot3_encode
  12961. };
  12962. xtensa_opcode_encode_fn Opcode_beq_w18_encode_fns[] = {
  12963. 0, 0, 0, 0, 0, 0, 0, Opcode_beq_w18_Slot_xt_flix64_slot3_encode
  12964. };
  12965. xtensa_opcode_encode_fn Opcode_bne_w18_encode_fns[] = {
  12966. 0, 0, 0, 0, 0, 0, 0, Opcode_bne_w18_Slot_xt_flix64_slot3_encode
  12967. };
  12968. xtensa_opcode_encode_fn Opcode_bge_w18_encode_fns[] = {
  12969. 0, 0, 0, 0, 0, 0, 0, Opcode_bge_w18_Slot_xt_flix64_slot3_encode
  12970. };
  12971. xtensa_opcode_encode_fn Opcode_blt_w18_encode_fns[] = {
  12972. 0, 0, 0, 0, 0, 0, 0, Opcode_blt_w18_Slot_xt_flix64_slot3_encode
  12973. };
  12974. xtensa_opcode_encode_fn Opcode_bgeu_w18_encode_fns[] = {
  12975. 0, 0, 0, 0, 0, 0, 0, Opcode_bgeu_w18_Slot_xt_flix64_slot3_encode
  12976. };
  12977. xtensa_opcode_encode_fn Opcode_bltu_w18_encode_fns[] = {
  12978. 0, 0, 0, 0, 0, 0, 0, Opcode_bltu_w18_Slot_xt_flix64_slot3_encode
  12979. };
  12980. xtensa_opcode_encode_fn Opcode_bany_w18_encode_fns[] = {
  12981. 0, 0, 0, 0, 0, 0, 0, Opcode_bany_w18_Slot_xt_flix64_slot3_encode
  12982. };
  12983. xtensa_opcode_encode_fn Opcode_bnone_w18_encode_fns[] = {
  12984. 0, 0, 0, 0, 0, 0, 0, Opcode_bnone_w18_Slot_xt_flix64_slot3_encode
  12985. };
  12986. xtensa_opcode_encode_fn Opcode_ball_w18_encode_fns[] = {
  12987. 0, 0, 0, 0, 0, 0, 0, Opcode_ball_w18_Slot_xt_flix64_slot3_encode
  12988. };
  12989. xtensa_opcode_encode_fn Opcode_bnall_w18_encode_fns[] = {
  12990. 0, 0, 0, 0, 0, 0, 0, Opcode_bnall_w18_Slot_xt_flix64_slot3_encode
  12991. };
  12992. xtensa_opcode_encode_fn Opcode_bbc_w18_encode_fns[] = {
  12993. 0, 0, 0, 0, 0, 0, 0, Opcode_bbc_w18_Slot_xt_flix64_slot3_encode
  12994. };
  12995. xtensa_opcode_encode_fn Opcode_bbs_w18_encode_fns[] = {
  12996. 0, 0, 0, 0, 0, 0, 0, Opcode_bbs_w18_Slot_xt_flix64_slot3_encode
  12997. };
  12998. /* Opcode table. */
  12999. static xtensa_opcode_internal opcodes[] = {
  13000. { "excw", 0 /* xt_iclass_excw */,
  13001. 0,
  13002. Opcode_excw_encode_fns, 0, 0 },
  13003. { "rfe", 1 /* xt_iclass_rfe */,
  13004. XTENSA_OPCODE_IS_JUMP,
  13005. Opcode_rfe_encode_fns, 0, 0 },
  13006. { "rfde", 2 /* xt_iclass_rfde */,
  13007. XTENSA_OPCODE_IS_JUMP,
  13008. Opcode_rfde_encode_fns, 0, 0 },
  13009. { "syscall", 3 /* xt_iclass_syscall */,
  13010. 0,
  13011. Opcode_syscall_encode_fns, 0, 0 },
  13012. { "simcall", 4 /* xt_iclass_simcall */,
  13013. 0,
  13014. Opcode_simcall_encode_fns, 0, 0 },
  13015. { "call12", 5 /* xt_iclass_call12 */,
  13016. XTENSA_OPCODE_IS_CALL,
  13017. Opcode_call12_encode_fns, 0, 0 },
  13018. { "call8", 6 /* xt_iclass_call8 */,
  13019. XTENSA_OPCODE_IS_CALL,
  13020. Opcode_call8_encode_fns, 0, 0 },
  13021. { "call4", 7 /* xt_iclass_call4 */,
  13022. XTENSA_OPCODE_IS_CALL,
  13023. Opcode_call4_encode_fns, 0, 0 },
  13024. { "callx12", 8 /* xt_iclass_callx12 */,
  13025. XTENSA_OPCODE_IS_CALL,
  13026. Opcode_callx12_encode_fns, 0, 0 },
  13027. { "callx8", 9 /* xt_iclass_callx8 */,
  13028. XTENSA_OPCODE_IS_CALL,
  13029. Opcode_callx8_encode_fns, 0, 0 },
  13030. { "callx4", 10 /* xt_iclass_callx4 */,
  13031. XTENSA_OPCODE_IS_CALL,
  13032. Opcode_callx4_encode_fns, 0, 0 },
  13033. { "entry", 11 /* xt_iclass_entry */,
  13034. 0,
  13035. Opcode_entry_encode_fns, 0, 0 },
  13036. { "movsp", 12 /* xt_iclass_movsp */,
  13037. 0,
  13038. Opcode_movsp_encode_fns, 0, 0 },
  13039. { "rotw", 13 /* xt_iclass_rotw */,
  13040. 0,
  13041. Opcode_rotw_encode_fns, 0, 0 },
  13042. { "retw", 14 /* xt_iclass_retw */,
  13043. XTENSA_OPCODE_IS_JUMP,
  13044. Opcode_retw_encode_fns, 0, 0 },
  13045. { "retw.n", 14 /* xt_iclass_retw */,
  13046. XTENSA_OPCODE_IS_JUMP,
  13047. Opcode_retw_n_encode_fns, 0, 0 },
  13048. { "rfwo", 15 /* xt_iclass_rfwou */,
  13049. XTENSA_OPCODE_IS_JUMP,
  13050. Opcode_rfwo_encode_fns, 0, 0 },
  13051. { "rfwu", 15 /* xt_iclass_rfwou */,
  13052. XTENSA_OPCODE_IS_JUMP,
  13053. Opcode_rfwu_encode_fns, 0, 0 },
  13054. { "l32e", 16 /* xt_iclass_l32e */,
  13055. 0,
  13056. Opcode_l32e_encode_fns, 0, 0 },
  13057. { "s32e", 17 /* xt_iclass_s32e */,
  13058. 0,
  13059. Opcode_s32e_encode_fns, 0, 0 },
  13060. { "rsr.windowbase", 18 /* xt_iclass_rsr.windowbase */,
  13061. 0,
  13062. Opcode_rsr_windowbase_encode_fns, 0, 0 },
  13063. { "wsr.windowbase", 19 /* xt_iclass_wsr.windowbase */,
  13064. 0,
  13065. Opcode_wsr_windowbase_encode_fns, 0, 0 },
  13066. { "xsr.windowbase", 20 /* xt_iclass_xsr.windowbase */,
  13067. 0,
  13068. Opcode_xsr_windowbase_encode_fns, 0, 0 },
  13069. { "rsr.windowstart", 21 /* xt_iclass_rsr.windowstart */,
  13070. 0,
  13071. Opcode_rsr_windowstart_encode_fns, 0, 0 },
  13072. { "wsr.windowstart", 22 /* xt_iclass_wsr.windowstart */,
  13073. 0,
  13074. Opcode_wsr_windowstart_encode_fns, 0, 0 },
  13075. { "xsr.windowstart", 23 /* xt_iclass_xsr.windowstart */,
  13076. 0,
  13077. Opcode_xsr_windowstart_encode_fns, 0, 0 },
  13078. { "add.n", 24 /* xt_iclass_add.n */,
  13079. 0,
  13080. Opcode_add_n_encode_fns, 0, 0 },
  13081. { "addi.n", 25 /* xt_iclass_addi.n */,
  13082. 0,
  13083. Opcode_addi_n_encode_fns, 0, 0 },
  13084. { "beqz.n", 26 /* xt_iclass_bz6 */,
  13085. XTENSA_OPCODE_IS_BRANCH,
  13086. Opcode_beqz_n_encode_fns, 0, 0 },
  13087. { "bnez.n", 26 /* xt_iclass_bz6 */,
  13088. XTENSA_OPCODE_IS_BRANCH,
  13089. Opcode_bnez_n_encode_fns, 0, 0 },
  13090. { "ill.n", 27 /* xt_iclass_ill.n */,
  13091. 0,
  13092. Opcode_ill_n_encode_fns, 0, 0 },
  13093. { "l32i.n", 28 /* xt_iclass_loadi4 */,
  13094. 0,
  13095. Opcode_l32i_n_encode_fns, 0, 0 },
  13096. { "mov.n", 29 /* xt_iclass_mov.n */,
  13097. 0,
  13098. Opcode_mov_n_encode_fns, 0, 0 },
  13099. { "movi.n", 30 /* xt_iclass_movi.n */,
  13100. 0,
  13101. Opcode_movi_n_encode_fns, 0, 0 },
  13102. { "nop.n", 31 /* xt_iclass_nopn */,
  13103. 0,
  13104. Opcode_nop_n_encode_fns, 0, 0 },
  13105. { "ret.n", 32 /* xt_iclass_retn */,
  13106. XTENSA_OPCODE_IS_JUMP,
  13107. Opcode_ret_n_encode_fns, 0, 0 },
  13108. { "s32i.n", 33 /* xt_iclass_storei4 */,
  13109. 0,
  13110. Opcode_s32i_n_encode_fns, 0, 0 },
  13111. { "rur.threadptr", 34 /* rur_threadptr */,
  13112. 0,
  13113. Opcode_rur_threadptr_encode_fns, 0, 0 },
  13114. { "wur.threadptr", 35 /* wur_threadptr */,
  13115. 0,
  13116. Opcode_wur_threadptr_encode_fns, 0, 0 },
  13117. { "addi", 36 /* xt_iclass_addi */,
  13118. 0,
  13119. Opcode_addi_encode_fns, 0, 0 },
  13120. { "addmi", 37 /* xt_iclass_addmi */,
  13121. 0,
  13122. Opcode_addmi_encode_fns, 0, 0 },
  13123. { "add", 38 /* xt_iclass_addsub */,
  13124. 0,
  13125. Opcode_add_encode_fns, 0, 0 },
  13126. { "sub", 38 /* xt_iclass_addsub */,
  13127. 0,
  13128. Opcode_sub_encode_fns, 0, 0 },
  13129. { "addx2", 38 /* xt_iclass_addsub */,
  13130. 0,
  13131. Opcode_addx2_encode_fns, 0, 0 },
  13132. { "addx4", 38 /* xt_iclass_addsub */,
  13133. 0,
  13134. Opcode_addx4_encode_fns, 0, 0 },
  13135. { "addx8", 38 /* xt_iclass_addsub */,
  13136. 0,
  13137. Opcode_addx8_encode_fns, 0, 0 },
  13138. { "subx2", 38 /* xt_iclass_addsub */,
  13139. 0,
  13140. Opcode_subx2_encode_fns, 0, 0 },
  13141. { "subx4", 38 /* xt_iclass_addsub */,
  13142. 0,
  13143. Opcode_subx4_encode_fns, 0, 0 },
  13144. { "subx8", 38 /* xt_iclass_addsub */,
  13145. 0,
  13146. Opcode_subx8_encode_fns, 0, 0 },
  13147. { "and", 39 /* xt_iclass_bit */,
  13148. 0,
  13149. Opcode_and_encode_fns, 0, 0 },
  13150. { "or", 39 /* xt_iclass_bit */,
  13151. 0,
  13152. Opcode_or_encode_fns, 0, 0 },
  13153. { "xor", 39 /* xt_iclass_bit */,
  13154. 0,
  13155. Opcode_xor_encode_fns, 0, 0 },
  13156. { "beqi", 40 /* xt_iclass_bsi8 */,
  13157. XTENSA_OPCODE_IS_BRANCH,
  13158. Opcode_beqi_encode_fns, 0, 0 },
  13159. { "bnei", 40 /* xt_iclass_bsi8 */,
  13160. XTENSA_OPCODE_IS_BRANCH,
  13161. Opcode_bnei_encode_fns, 0, 0 },
  13162. { "bgei", 40 /* xt_iclass_bsi8 */,
  13163. XTENSA_OPCODE_IS_BRANCH,
  13164. Opcode_bgei_encode_fns, 0, 0 },
  13165. { "blti", 40 /* xt_iclass_bsi8 */,
  13166. XTENSA_OPCODE_IS_BRANCH,
  13167. Opcode_blti_encode_fns, 0, 0 },
  13168. { "bbci", 41 /* xt_iclass_bsi8b */,
  13169. XTENSA_OPCODE_IS_BRANCH,
  13170. Opcode_bbci_encode_fns, 0, 0 },
  13171. { "bbsi", 41 /* xt_iclass_bsi8b */,
  13172. XTENSA_OPCODE_IS_BRANCH,
  13173. Opcode_bbsi_encode_fns, 0, 0 },
  13174. { "bgeui", 42 /* xt_iclass_bsi8u */,
  13175. XTENSA_OPCODE_IS_BRANCH,
  13176. Opcode_bgeui_encode_fns, 0, 0 },
  13177. { "bltui", 42 /* xt_iclass_bsi8u */,
  13178. XTENSA_OPCODE_IS_BRANCH,
  13179. Opcode_bltui_encode_fns, 0, 0 },
  13180. { "beq", 43 /* xt_iclass_bst8 */,
  13181. XTENSA_OPCODE_IS_BRANCH,
  13182. Opcode_beq_encode_fns, 0, 0 },
  13183. { "bne", 43 /* xt_iclass_bst8 */,
  13184. XTENSA_OPCODE_IS_BRANCH,
  13185. Opcode_bne_encode_fns, 0, 0 },
  13186. { "bge", 43 /* xt_iclass_bst8 */,
  13187. XTENSA_OPCODE_IS_BRANCH,
  13188. Opcode_bge_encode_fns, 0, 0 },
  13189. { "blt", 43 /* xt_iclass_bst8 */,
  13190. XTENSA_OPCODE_IS_BRANCH,
  13191. Opcode_blt_encode_fns, 0, 0 },
  13192. { "bgeu", 43 /* xt_iclass_bst8 */,
  13193. XTENSA_OPCODE_IS_BRANCH,
  13194. Opcode_bgeu_encode_fns, 0, 0 },
  13195. { "bltu", 43 /* xt_iclass_bst8 */,
  13196. XTENSA_OPCODE_IS_BRANCH,
  13197. Opcode_bltu_encode_fns, 0, 0 },
  13198. { "bany", 43 /* xt_iclass_bst8 */,
  13199. XTENSA_OPCODE_IS_BRANCH,
  13200. Opcode_bany_encode_fns, 0, 0 },
  13201. { "bnone", 43 /* xt_iclass_bst8 */,
  13202. XTENSA_OPCODE_IS_BRANCH,
  13203. Opcode_bnone_encode_fns, 0, 0 },
  13204. { "ball", 43 /* xt_iclass_bst8 */,
  13205. XTENSA_OPCODE_IS_BRANCH,
  13206. Opcode_ball_encode_fns, 0, 0 },
  13207. { "bnall", 43 /* xt_iclass_bst8 */,
  13208. XTENSA_OPCODE_IS_BRANCH,
  13209. Opcode_bnall_encode_fns, 0, 0 },
  13210. { "bbc", 43 /* xt_iclass_bst8 */,
  13211. XTENSA_OPCODE_IS_BRANCH,
  13212. Opcode_bbc_encode_fns, 0, 0 },
  13213. { "bbs", 43 /* xt_iclass_bst8 */,
  13214. XTENSA_OPCODE_IS_BRANCH,
  13215. Opcode_bbs_encode_fns, 0, 0 },
  13216. { "beqz", 44 /* xt_iclass_bsz12 */,
  13217. XTENSA_OPCODE_IS_BRANCH,
  13218. Opcode_beqz_encode_fns, 0, 0 },
  13219. { "bnez", 44 /* xt_iclass_bsz12 */,
  13220. XTENSA_OPCODE_IS_BRANCH,
  13221. Opcode_bnez_encode_fns, 0, 0 },
  13222. { "bgez", 44 /* xt_iclass_bsz12 */,
  13223. XTENSA_OPCODE_IS_BRANCH,
  13224. Opcode_bgez_encode_fns, 0, 0 },
  13225. { "bltz", 44 /* xt_iclass_bsz12 */,
  13226. XTENSA_OPCODE_IS_BRANCH,
  13227. Opcode_bltz_encode_fns, 0, 0 },
  13228. { "call0", 45 /* xt_iclass_call0 */,
  13229. XTENSA_OPCODE_IS_CALL,
  13230. Opcode_call0_encode_fns, 0, 0 },
  13231. { "callx0", 46 /* xt_iclass_callx0 */,
  13232. XTENSA_OPCODE_IS_CALL,
  13233. Opcode_callx0_encode_fns, 0, 0 },
  13234. { "extui", 47 /* xt_iclass_exti */,
  13235. 0,
  13236. Opcode_extui_encode_fns, 0, 0 },
  13237. { "ill", 48 /* xt_iclass_ill */,
  13238. 0,
  13239. Opcode_ill_encode_fns, 0, 0 },
  13240. { "j", 49 /* xt_iclass_jump */,
  13241. XTENSA_OPCODE_IS_JUMP,
  13242. Opcode_j_encode_fns, 0, 0 },
  13243. { "jx", 50 /* xt_iclass_jumpx */,
  13244. XTENSA_OPCODE_IS_JUMP,
  13245. Opcode_jx_encode_fns, 0, 0 },
  13246. { "l16ui", 51 /* xt_iclass_l16ui */,
  13247. 0,
  13248. Opcode_l16ui_encode_fns, 0, 0 },
  13249. { "l16si", 52 /* xt_iclass_l16si */,
  13250. 0,
  13251. Opcode_l16si_encode_fns, 0, 0 },
  13252. { "l32i", 53 /* xt_iclass_l32i */,
  13253. 0,
  13254. Opcode_l32i_encode_fns, 0, 0 },
  13255. { "l32r", 54 /* xt_iclass_l32r */,
  13256. 0,
  13257. Opcode_l32r_encode_fns, 0, 0 },
  13258. { "l8ui", 55 /* xt_iclass_l8i */,
  13259. 0,
  13260. Opcode_l8ui_encode_fns, 0, 0 },
  13261. { "loop", 56 /* xt_iclass_loop */,
  13262. XTENSA_OPCODE_IS_LOOP,
  13263. Opcode_loop_encode_fns, 0, 0 },
  13264. { "loopnez", 57 /* xt_iclass_loopz */,
  13265. XTENSA_OPCODE_IS_LOOP,
  13266. Opcode_loopnez_encode_fns, 0, 0 },
  13267. { "loopgtz", 57 /* xt_iclass_loopz */,
  13268. XTENSA_OPCODE_IS_LOOP,
  13269. Opcode_loopgtz_encode_fns, 0, 0 },
  13270. { "movi", 58 /* xt_iclass_movi */,
  13271. 0,
  13272. Opcode_movi_encode_fns, 0, 0 },
  13273. { "moveqz", 59 /* xt_iclass_movz */,
  13274. 0,
  13275. Opcode_moveqz_encode_fns, 0, 0 },
  13276. { "movnez", 59 /* xt_iclass_movz */,
  13277. 0,
  13278. Opcode_movnez_encode_fns, 0, 0 },
  13279. { "movltz", 59 /* xt_iclass_movz */,
  13280. 0,
  13281. Opcode_movltz_encode_fns, 0, 0 },
  13282. { "movgez", 59 /* xt_iclass_movz */,
  13283. 0,
  13284. Opcode_movgez_encode_fns, 0, 0 },
  13285. { "neg", 60 /* xt_iclass_neg */,
  13286. 0,
  13287. Opcode_neg_encode_fns, 0, 0 },
  13288. { "abs", 60 /* xt_iclass_neg */,
  13289. 0,
  13290. Opcode_abs_encode_fns, 0, 0 },
  13291. { "nop", 61 /* xt_iclass_nop */,
  13292. 0,
  13293. Opcode_nop_encode_fns, 0, 0 },
  13294. { "ret", 62 /* xt_iclass_return */,
  13295. XTENSA_OPCODE_IS_JUMP,
  13296. Opcode_ret_encode_fns, 0, 0 },
  13297. { "s16i", 63 /* xt_iclass_s16i */,
  13298. 0,
  13299. Opcode_s16i_encode_fns, 0, 0 },
  13300. { "s32i", 64 /* xt_iclass_s32i */,
  13301. 0,
  13302. Opcode_s32i_encode_fns, 0, 0 },
  13303. { "s8i", 65 /* xt_iclass_s8i */,
  13304. 0,
  13305. Opcode_s8i_encode_fns, 0, 0 },
  13306. { "ssr", 66 /* xt_iclass_sar */,
  13307. 0,
  13308. Opcode_ssr_encode_fns, 0, 0 },
  13309. { "ssl", 66 /* xt_iclass_sar */,
  13310. 0,
  13311. Opcode_ssl_encode_fns, 0, 0 },
  13312. { "ssa8l", 66 /* xt_iclass_sar */,
  13313. 0,
  13314. Opcode_ssa8l_encode_fns, 0, 0 },
  13315. { "ssa8b", 66 /* xt_iclass_sar */,
  13316. 0,
  13317. Opcode_ssa8b_encode_fns, 0, 0 },
  13318. { "ssai", 67 /* xt_iclass_sari */,
  13319. 0,
  13320. Opcode_ssai_encode_fns, 0, 0 },
  13321. { "sll", 68 /* xt_iclass_shifts */,
  13322. 0,
  13323. Opcode_sll_encode_fns, 0, 0 },
  13324. { "src", 69 /* xt_iclass_shiftst */,
  13325. 0,
  13326. Opcode_src_encode_fns, 0, 0 },
  13327. { "srl", 70 /* xt_iclass_shiftt */,
  13328. 0,
  13329. Opcode_srl_encode_fns, 0, 0 },
  13330. { "sra", 70 /* xt_iclass_shiftt */,
  13331. 0,
  13332. Opcode_sra_encode_fns, 0, 0 },
  13333. { "slli", 71 /* xt_iclass_slli */,
  13334. 0,
  13335. Opcode_slli_encode_fns, 0, 0 },
  13336. { "srai", 72 /* xt_iclass_srai */,
  13337. 0,
  13338. Opcode_srai_encode_fns, 0, 0 },
  13339. { "srli", 73 /* xt_iclass_srli */,
  13340. 0,
  13341. Opcode_srli_encode_fns, 0, 0 },
  13342. { "memw", 74 /* xt_iclass_memw */,
  13343. 0,
  13344. Opcode_memw_encode_fns, 0, 0 },
  13345. { "extw", 75 /* xt_iclass_extw */,
  13346. 0,
  13347. Opcode_extw_encode_fns, 0, 0 },
  13348. { "isync", 76 /* xt_iclass_isync */,
  13349. 0,
  13350. Opcode_isync_encode_fns, 0, 0 },
  13351. { "rsync", 77 /* xt_iclass_sync */,
  13352. 0,
  13353. Opcode_rsync_encode_fns, 0, 0 },
  13354. { "esync", 77 /* xt_iclass_sync */,
  13355. 0,
  13356. Opcode_esync_encode_fns, 0, 0 },
  13357. { "dsync", 77 /* xt_iclass_sync */,
  13358. 0,
  13359. Opcode_dsync_encode_fns, 0, 0 },
  13360. { "rsil", 78 /* xt_iclass_rsil */,
  13361. 0,
  13362. Opcode_rsil_encode_fns, 0, 0 },
  13363. { "rsr.lend", 79 /* xt_iclass_rsr.lend */,
  13364. 0,
  13365. Opcode_rsr_lend_encode_fns, 0, 0 },
  13366. { "wsr.lend", 80 /* xt_iclass_wsr.lend */,
  13367. 0,
  13368. Opcode_wsr_lend_encode_fns, 0, 0 },
  13369. { "xsr.lend", 81 /* xt_iclass_xsr.lend */,
  13370. 0,
  13371. Opcode_xsr_lend_encode_fns, 0, 0 },
  13372. { "rsr.lcount", 82 /* xt_iclass_rsr.lcount */,
  13373. 0,
  13374. Opcode_rsr_lcount_encode_fns, 0, 0 },
  13375. { "wsr.lcount", 83 /* xt_iclass_wsr.lcount */,
  13376. 0,
  13377. Opcode_wsr_lcount_encode_fns, 0, 0 },
  13378. { "xsr.lcount", 84 /* xt_iclass_xsr.lcount */,
  13379. 0,
  13380. Opcode_xsr_lcount_encode_fns, 0, 0 },
  13381. { "rsr.lbeg", 85 /* xt_iclass_rsr.lbeg */,
  13382. 0,
  13383. Opcode_rsr_lbeg_encode_fns, 0, 0 },
  13384. { "wsr.lbeg", 86 /* xt_iclass_wsr.lbeg */,
  13385. 0,
  13386. Opcode_wsr_lbeg_encode_fns, 0, 0 },
  13387. { "xsr.lbeg", 87 /* xt_iclass_xsr.lbeg */,
  13388. 0,
  13389. Opcode_xsr_lbeg_encode_fns, 0, 0 },
  13390. { "rsr.sar", 88 /* xt_iclass_rsr.sar */,
  13391. 0,
  13392. Opcode_rsr_sar_encode_fns, 0, 0 },
  13393. { "wsr.sar", 89 /* xt_iclass_wsr.sar */,
  13394. 0,
  13395. Opcode_wsr_sar_encode_fns, 0, 0 },
  13396. { "xsr.sar", 90 /* xt_iclass_xsr.sar */,
  13397. 0,
  13398. Opcode_xsr_sar_encode_fns, 0, 0 },
  13399. { "rsr.litbase", 91 /* xt_iclass_rsr.litbase */,
  13400. 0,
  13401. Opcode_rsr_litbase_encode_fns, 0, 0 },
  13402. { "wsr.litbase", 92 /* xt_iclass_wsr.litbase */,
  13403. 0,
  13404. Opcode_wsr_litbase_encode_fns, 0, 0 },
  13405. { "xsr.litbase", 93 /* xt_iclass_xsr.litbase */,
  13406. 0,
  13407. Opcode_xsr_litbase_encode_fns, 0, 0 },
  13408. { "rsr.176", 94 /* xt_iclass_rsr.176 */,
  13409. 0,
  13410. Opcode_rsr_176_encode_fns, 0, 0 },
  13411. { "rsr.208", 95 /* xt_iclass_rsr.208 */,
  13412. 0,
  13413. Opcode_rsr_208_encode_fns, 0, 0 },
  13414. { "rsr.ps", 96 /* xt_iclass_rsr.ps */,
  13415. 0,
  13416. Opcode_rsr_ps_encode_fns, 0, 0 },
  13417. { "wsr.ps", 97 /* xt_iclass_wsr.ps */,
  13418. 0,
  13419. Opcode_wsr_ps_encode_fns, 0, 0 },
  13420. { "xsr.ps", 98 /* xt_iclass_xsr.ps */,
  13421. 0,
  13422. Opcode_xsr_ps_encode_fns, 0, 0 },
  13423. { "rsr.epc1", 99 /* xt_iclass_rsr.epc1 */,
  13424. 0,
  13425. Opcode_rsr_epc1_encode_fns, 0, 0 },
  13426. { "wsr.epc1", 100 /* xt_iclass_wsr.epc1 */,
  13427. 0,
  13428. Opcode_wsr_epc1_encode_fns, 0, 0 },
  13429. { "xsr.epc1", 101 /* xt_iclass_xsr.epc1 */,
  13430. 0,
  13431. Opcode_xsr_epc1_encode_fns, 0, 0 },
  13432. { "rsr.excsave1", 102 /* xt_iclass_rsr.excsave1 */,
  13433. 0,
  13434. Opcode_rsr_excsave1_encode_fns, 0, 0 },
  13435. { "wsr.excsave1", 103 /* xt_iclass_wsr.excsave1 */,
  13436. 0,
  13437. Opcode_wsr_excsave1_encode_fns, 0, 0 },
  13438. { "xsr.excsave1", 104 /* xt_iclass_xsr.excsave1 */,
  13439. 0,
  13440. Opcode_xsr_excsave1_encode_fns, 0, 0 },
  13441. { "rsr.epc2", 105 /* xt_iclass_rsr.epc2 */,
  13442. 0,
  13443. Opcode_rsr_epc2_encode_fns, 0, 0 },
  13444. { "wsr.epc2", 106 /* xt_iclass_wsr.epc2 */,
  13445. 0,
  13446. Opcode_wsr_epc2_encode_fns, 0, 0 },
  13447. { "xsr.epc2", 107 /* xt_iclass_xsr.epc2 */,
  13448. 0,
  13449. Opcode_xsr_epc2_encode_fns, 0, 0 },
  13450. { "rsr.excsave2", 108 /* xt_iclass_rsr.excsave2 */,
  13451. 0,
  13452. Opcode_rsr_excsave2_encode_fns, 0, 0 },
  13453. { "wsr.excsave2", 109 /* xt_iclass_wsr.excsave2 */,
  13454. 0,
  13455. Opcode_wsr_excsave2_encode_fns, 0, 0 },
  13456. { "xsr.excsave2", 110 /* xt_iclass_xsr.excsave2 */,
  13457. 0,
  13458. Opcode_xsr_excsave2_encode_fns, 0, 0 },
  13459. { "rsr.epc3", 111 /* xt_iclass_rsr.epc3 */,
  13460. 0,
  13461. Opcode_rsr_epc3_encode_fns, 0, 0 },
  13462. { "wsr.epc3", 112 /* xt_iclass_wsr.epc3 */,
  13463. 0,
  13464. Opcode_wsr_epc3_encode_fns, 0, 0 },
  13465. { "xsr.epc3", 113 /* xt_iclass_xsr.epc3 */,
  13466. 0,
  13467. Opcode_xsr_epc3_encode_fns, 0, 0 },
  13468. { "rsr.excsave3", 114 /* xt_iclass_rsr.excsave3 */,
  13469. 0,
  13470. Opcode_rsr_excsave3_encode_fns, 0, 0 },
  13471. { "wsr.excsave3", 115 /* xt_iclass_wsr.excsave3 */,
  13472. 0,
  13473. Opcode_wsr_excsave3_encode_fns, 0, 0 },
  13474. { "xsr.excsave3", 116 /* xt_iclass_xsr.excsave3 */,
  13475. 0,
  13476. Opcode_xsr_excsave3_encode_fns, 0, 0 },
  13477. { "rsr.epc4", 117 /* xt_iclass_rsr.epc4 */,
  13478. 0,
  13479. Opcode_rsr_epc4_encode_fns, 0, 0 },
  13480. { "wsr.epc4", 118 /* xt_iclass_wsr.epc4 */,
  13481. 0,
  13482. Opcode_wsr_epc4_encode_fns, 0, 0 },
  13483. { "xsr.epc4", 119 /* xt_iclass_xsr.epc4 */,
  13484. 0,
  13485. Opcode_xsr_epc4_encode_fns, 0, 0 },
  13486. { "rsr.excsave4", 120 /* xt_iclass_rsr.excsave4 */,
  13487. 0,
  13488. Opcode_rsr_excsave4_encode_fns, 0, 0 },
  13489. { "wsr.excsave4", 121 /* xt_iclass_wsr.excsave4 */,
  13490. 0,
  13491. Opcode_wsr_excsave4_encode_fns, 0, 0 },
  13492. { "xsr.excsave4", 122 /* xt_iclass_xsr.excsave4 */,
  13493. 0,
  13494. Opcode_xsr_excsave4_encode_fns, 0, 0 },
  13495. { "rsr.epc5", 123 /* xt_iclass_rsr.epc5 */,
  13496. 0,
  13497. Opcode_rsr_epc5_encode_fns, 0, 0 },
  13498. { "wsr.epc5", 124 /* xt_iclass_wsr.epc5 */,
  13499. 0,
  13500. Opcode_wsr_epc5_encode_fns, 0, 0 },
  13501. { "xsr.epc5", 125 /* xt_iclass_xsr.epc5 */,
  13502. 0,
  13503. Opcode_xsr_epc5_encode_fns, 0, 0 },
  13504. { "rsr.excsave5", 126 /* xt_iclass_rsr.excsave5 */,
  13505. 0,
  13506. Opcode_rsr_excsave5_encode_fns, 0, 0 },
  13507. { "wsr.excsave5", 127 /* xt_iclass_wsr.excsave5 */,
  13508. 0,
  13509. Opcode_wsr_excsave5_encode_fns, 0, 0 },
  13510. { "xsr.excsave5", 128 /* xt_iclass_xsr.excsave5 */,
  13511. 0,
  13512. Opcode_xsr_excsave5_encode_fns, 0, 0 },
  13513. { "rsr.epc6", 129 /* xt_iclass_rsr.epc6 */,
  13514. 0,
  13515. Opcode_rsr_epc6_encode_fns, 0, 0 },
  13516. { "wsr.epc6", 130 /* xt_iclass_wsr.epc6 */,
  13517. 0,
  13518. Opcode_wsr_epc6_encode_fns, 0, 0 },
  13519. { "xsr.epc6", 131 /* xt_iclass_xsr.epc6 */,
  13520. 0,
  13521. Opcode_xsr_epc6_encode_fns, 0, 0 },
  13522. { "rsr.excsave6", 132 /* xt_iclass_rsr.excsave6 */,
  13523. 0,
  13524. Opcode_rsr_excsave6_encode_fns, 0, 0 },
  13525. { "wsr.excsave6", 133 /* xt_iclass_wsr.excsave6 */,
  13526. 0,
  13527. Opcode_wsr_excsave6_encode_fns, 0, 0 },
  13528. { "xsr.excsave6", 134 /* xt_iclass_xsr.excsave6 */,
  13529. 0,
  13530. Opcode_xsr_excsave6_encode_fns, 0, 0 },
  13531. { "rsr.epc7", 135 /* xt_iclass_rsr.epc7 */,
  13532. 0,
  13533. Opcode_rsr_epc7_encode_fns, 0, 0 },
  13534. { "wsr.epc7", 136 /* xt_iclass_wsr.epc7 */,
  13535. 0,
  13536. Opcode_wsr_epc7_encode_fns, 0, 0 },
  13537. { "xsr.epc7", 137 /* xt_iclass_xsr.epc7 */,
  13538. 0,
  13539. Opcode_xsr_epc7_encode_fns, 0, 0 },
  13540. { "rsr.excsave7", 138 /* xt_iclass_rsr.excsave7 */,
  13541. 0,
  13542. Opcode_rsr_excsave7_encode_fns, 0, 0 },
  13543. { "wsr.excsave7", 139 /* xt_iclass_wsr.excsave7 */,
  13544. 0,
  13545. Opcode_wsr_excsave7_encode_fns, 0, 0 },
  13546. { "xsr.excsave7", 140 /* xt_iclass_xsr.excsave7 */,
  13547. 0,
  13548. Opcode_xsr_excsave7_encode_fns, 0, 0 },
  13549. { "rsr.eps2", 141 /* xt_iclass_rsr.eps2 */,
  13550. 0,
  13551. Opcode_rsr_eps2_encode_fns, 0, 0 },
  13552. { "wsr.eps2", 142 /* xt_iclass_wsr.eps2 */,
  13553. 0,
  13554. Opcode_wsr_eps2_encode_fns, 0, 0 },
  13555. { "xsr.eps2", 143 /* xt_iclass_xsr.eps2 */,
  13556. 0,
  13557. Opcode_xsr_eps2_encode_fns, 0, 0 },
  13558. { "rsr.eps3", 144 /* xt_iclass_rsr.eps3 */,
  13559. 0,
  13560. Opcode_rsr_eps3_encode_fns, 0, 0 },
  13561. { "wsr.eps3", 145 /* xt_iclass_wsr.eps3 */,
  13562. 0,
  13563. Opcode_wsr_eps3_encode_fns, 0, 0 },
  13564. { "xsr.eps3", 146 /* xt_iclass_xsr.eps3 */,
  13565. 0,
  13566. Opcode_xsr_eps3_encode_fns, 0, 0 },
  13567. { "rsr.eps4", 147 /* xt_iclass_rsr.eps4 */,
  13568. 0,
  13569. Opcode_rsr_eps4_encode_fns, 0, 0 },
  13570. { "wsr.eps4", 148 /* xt_iclass_wsr.eps4 */,
  13571. 0,
  13572. Opcode_wsr_eps4_encode_fns, 0, 0 },
  13573. { "xsr.eps4", 149 /* xt_iclass_xsr.eps4 */,
  13574. 0,
  13575. Opcode_xsr_eps4_encode_fns, 0, 0 },
  13576. { "rsr.eps5", 150 /* xt_iclass_rsr.eps5 */,
  13577. 0,
  13578. Opcode_rsr_eps5_encode_fns, 0, 0 },
  13579. { "wsr.eps5", 151 /* xt_iclass_wsr.eps5 */,
  13580. 0,
  13581. Opcode_wsr_eps5_encode_fns, 0, 0 },
  13582. { "xsr.eps5", 152 /* xt_iclass_xsr.eps5 */,
  13583. 0,
  13584. Opcode_xsr_eps5_encode_fns, 0, 0 },
  13585. { "rsr.eps6", 153 /* xt_iclass_rsr.eps6 */,
  13586. 0,
  13587. Opcode_rsr_eps6_encode_fns, 0, 0 },
  13588. { "wsr.eps6", 154 /* xt_iclass_wsr.eps6 */,
  13589. 0,
  13590. Opcode_wsr_eps6_encode_fns, 0, 0 },
  13591. { "xsr.eps6", 155 /* xt_iclass_xsr.eps6 */,
  13592. 0,
  13593. Opcode_xsr_eps6_encode_fns, 0, 0 },
  13594. { "rsr.eps7", 156 /* xt_iclass_rsr.eps7 */,
  13595. 0,
  13596. Opcode_rsr_eps7_encode_fns, 0, 0 },
  13597. { "wsr.eps7", 157 /* xt_iclass_wsr.eps7 */,
  13598. 0,
  13599. Opcode_wsr_eps7_encode_fns, 0, 0 },
  13600. { "xsr.eps7", 158 /* xt_iclass_xsr.eps7 */,
  13601. 0,
  13602. Opcode_xsr_eps7_encode_fns, 0, 0 },
  13603. { "rsr.excvaddr", 159 /* xt_iclass_rsr.excvaddr */,
  13604. 0,
  13605. Opcode_rsr_excvaddr_encode_fns, 0, 0 },
  13606. { "wsr.excvaddr", 160 /* xt_iclass_wsr.excvaddr */,
  13607. 0,
  13608. Opcode_wsr_excvaddr_encode_fns, 0, 0 },
  13609. { "xsr.excvaddr", 161 /* xt_iclass_xsr.excvaddr */,
  13610. 0,
  13611. Opcode_xsr_excvaddr_encode_fns, 0, 0 },
  13612. { "rsr.depc", 162 /* xt_iclass_rsr.depc */,
  13613. 0,
  13614. Opcode_rsr_depc_encode_fns, 0, 0 },
  13615. { "wsr.depc", 163 /* xt_iclass_wsr.depc */,
  13616. 0,
  13617. Opcode_wsr_depc_encode_fns, 0, 0 },
  13618. { "xsr.depc", 164 /* xt_iclass_xsr.depc */,
  13619. 0,
  13620. Opcode_xsr_depc_encode_fns, 0, 0 },
  13621. { "rsr.exccause", 165 /* xt_iclass_rsr.exccause */,
  13622. 0,
  13623. Opcode_rsr_exccause_encode_fns, 0, 0 },
  13624. { "wsr.exccause", 166 /* xt_iclass_wsr.exccause */,
  13625. 0,
  13626. Opcode_wsr_exccause_encode_fns, 0, 0 },
  13627. { "xsr.exccause", 167 /* xt_iclass_xsr.exccause */,
  13628. 0,
  13629. Opcode_xsr_exccause_encode_fns, 0, 0 },
  13630. { "rsr.misc0", 168 /* xt_iclass_rsr.misc0 */,
  13631. 0,
  13632. Opcode_rsr_misc0_encode_fns, 0, 0 },
  13633. { "wsr.misc0", 169 /* xt_iclass_wsr.misc0 */,
  13634. 0,
  13635. Opcode_wsr_misc0_encode_fns, 0, 0 },
  13636. { "xsr.misc0", 170 /* xt_iclass_xsr.misc0 */,
  13637. 0,
  13638. Opcode_xsr_misc0_encode_fns, 0, 0 },
  13639. { "rsr.misc1", 171 /* xt_iclass_rsr.misc1 */,
  13640. 0,
  13641. Opcode_rsr_misc1_encode_fns, 0, 0 },
  13642. { "wsr.misc1", 172 /* xt_iclass_wsr.misc1 */,
  13643. 0,
  13644. Opcode_wsr_misc1_encode_fns, 0, 0 },
  13645. { "xsr.misc1", 173 /* xt_iclass_xsr.misc1 */,
  13646. 0,
  13647. Opcode_xsr_misc1_encode_fns, 0, 0 },
  13648. { "rsr.misc2", 174 /* xt_iclass_rsr.misc2 */,
  13649. 0,
  13650. Opcode_rsr_misc2_encode_fns, 0, 0 },
  13651. { "wsr.misc2", 175 /* xt_iclass_wsr.misc2 */,
  13652. 0,
  13653. Opcode_wsr_misc2_encode_fns, 0, 0 },
  13654. { "xsr.misc2", 176 /* xt_iclass_xsr.misc2 */,
  13655. 0,
  13656. Opcode_xsr_misc2_encode_fns, 0, 0 },
  13657. { "rsr.misc3", 177 /* xt_iclass_rsr.misc3 */,
  13658. 0,
  13659. Opcode_rsr_misc3_encode_fns, 0, 0 },
  13660. { "wsr.misc3", 178 /* xt_iclass_wsr.misc3 */,
  13661. 0,
  13662. Opcode_wsr_misc3_encode_fns, 0, 0 },
  13663. { "xsr.misc3", 179 /* xt_iclass_xsr.misc3 */,
  13664. 0,
  13665. Opcode_xsr_misc3_encode_fns, 0, 0 },
  13666. { "rsr.prid", 180 /* xt_iclass_rsr.prid */,
  13667. 0,
  13668. Opcode_rsr_prid_encode_fns, 0, 0 },
  13669. { "rsr.vecbase", 181 /* xt_iclass_rsr.vecbase */,
  13670. 0,
  13671. Opcode_rsr_vecbase_encode_fns, 0, 0 },
  13672. { "wsr.vecbase", 182 /* xt_iclass_wsr.vecbase */,
  13673. 0,
  13674. Opcode_wsr_vecbase_encode_fns, 0, 0 },
  13675. { "xsr.vecbase", 183 /* xt_iclass_xsr.vecbase */,
  13676. 0,
  13677. Opcode_xsr_vecbase_encode_fns, 0, 0 },
  13678. { "mul.aa.ll", 184 /* xt_iclass_mac16_aa */,
  13679. 0,
  13680. Opcode_mul_aa_ll_encode_fns, 0, 0 },
  13681. { "mul.aa.hl", 184 /* xt_iclass_mac16_aa */,
  13682. 0,
  13683. Opcode_mul_aa_hl_encode_fns, 0, 0 },
  13684. { "mul.aa.lh", 184 /* xt_iclass_mac16_aa */,
  13685. 0,
  13686. Opcode_mul_aa_lh_encode_fns, 0, 0 },
  13687. { "mul.aa.hh", 184 /* xt_iclass_mac16_aa */,
  13688. 0,
  13689. Opcode_mul_aa_hh_encode_fns, 0, 0 },
  13690. { "umul.aa.ll", 184 /* xt_iclass_mac16_aa */,
  13691. 0,
  13692. Opcode_umul_aa_ll_encode_fns, 0, 0 },
  13693. { "umul.aa.hl", 184 /* xt_iclass_mac16_aa */,
  13694. 0,
  13695. Opcode_umul_aa_hl_encode_fns, 0, 0 },
  13696. { "umul.aa.lh", 184 /* xt_iclass_mac16_aa */,
  13697. 0,
  13698. Opcode_umul_aa_lh_encode_fns, 0, 0 },
  13699. { "umul.aa.hh", 184 /* xt_iclass_mac16_aa */,
  13700. 0,
  13701. Opcode_umul_aa_hh_encode_fns, 0, 0 },
  13702. { "mul.ad.ll", 185 /* xt_iclass_mac16_ad */,
  13703. 0,
  13704. Opcode_mul_ad_ll_encode_fns, 0, 0 },
  13705. { "mul.ad.hl", 185 /* xt_iclass_mac16_ad */,
  13706. 0,
  13707. Opcode_mul_ad_hl_encode_fns, 0, 0 },
  13708. { "mul.ad.lh", 185 /* xt_iclass_mac16_ad */,
  13709. 0,
  13710. Opcode_mul_ad_lh_encode_fns, 0, 0 },
  13711. { "mul.ad.hh", 185 /* xt_iclass_mac16_ad */,
  13712. 0,
  13713. Opcode_mul_ad_hh_encode_fns, 0, 0 },
  13714. { "mul.da.ll", 186 /* xt_iclass_mac16_da */,
  13715. 0,
  13716. Opcode_mul_da_ll_encode_fns, 0, 0 },
  13717. { "mul.da.hl", 186 /* xt_iclass_mac16_da */,
  13718. 0,
  13719. Opcode_mul_da_hl_encode_fns, 0, 0 },
  13720. { "mul.da.lh", 186 /* xt_iclass_mac16_da */,
  13721. 0,
  13722. Opcode_mul_da_lh_encode_fns, 0, 0 },
  13723. { "mul.da.hh", 186 /* xt_iclass_mac16_da */,
  13724. 0,
  13725. Opcode_mul_da_hh_encode_fns, 0, 0 },
  13726. { "mul.dd.ll", 187 /* xt_iclass_mac16_dd */,
  13727. 0,
  13728. Opcode_mul_dd_ll_encode_fns, 0, 0 },
  13729. { "mul.dd.hl", 187 /* xt_iclass_mac16_dd */,
  13730. 0,
  13731. Opcode_mul_dd_hl_encode_fns, 0, 0 },
  13732. { "mul.dd.lh", 187 /* xt_iclass_mac16_dd */,
  13733. 0,
  13734. Opcode_mul_dd_lh_encode_fns, 0, 0 },
  13735. { "mul.dd.hh", 187 /* xt_iclass_mac16_dd */,
  13736. 0,
  13737. Opcode_mul_dd_hh_encode_fns, 0, 0 },
  13738. { "mula.aa.ll", 188 /* xt_iclass_mac16a_aa */,
  13739. 0,
  13740. Opcode_mula_aa_ll_encode_fns, 0, 0 },
  13741. { "mula.aa.hl", 188 /* xt_iclass_mac16a_aa */,
  13742. 0,
  13743. Opcode_mula_aa_hl_encode_fns, 0, 0 },
  13744. { "mula.aa.lh", 188 /* xt_iclass_mac16a_aa */,
  13745. 0,
  13746. Opcode_mula_aa_lh_encode_fns, 0, 0 },
  13747. { "mula.aa.hh", 188 /* xt_iclass_mac16a_aa */,
  13748. 0,
  13749. Opcode_mula_aa_hh_encode_fns, 0, 0 },
  13750. { "muls.aa.ll", 188 /* xt_iclass_mac16a_aa */,
  13751. 0,
  13752. Opcode_muls_aa_ll_encode_fns, 0, 0 },
  13753. { "muls.aa.hl", 188 /* xt_iclass_mac16a_aa */,
  13754. 0,
  13755. Opcode_muls_aa_hl_encode_fns, 0, 0 },
  13756. { "muls.aa.lh", 188 /* xt_iclass_mac16a_aa */,
  13757. 0,
  13758. Opcode_muls_aa_lh_encode_fns, 0, 0 },
  13759. { "muls.aa.hh", 188 /* xt_iclass_mac16a_aa */,
  13760. 0,
  13761. Opcode_muls_aa_hh_encode_fns, 0, 0 },
  13762. { "mula.ad.ll", 189 /* xt_iclass_mac16a_ad */,
  13763. 0,
  13764. Opcode_mula_ad_ll_encode_fns, 0, 0 },
  13765. { "mula.ad.hl", 189 /* xt_iclass_mac16a_ad */,
  13766. 0,
  13767. Opcode_mula_ad_hl_encode_fns, 0, 0 },
  13768. { "mula.ad.lh", 189 /* xt_iclass_mac16a_ad */,
  13769. 0,
  13770. Opcode_mula_ad_lh_encode_fns, 0, 0 },
  13771. { "mula.ad.hh", 189 /* xt_iclass_mac16a_ad */,
  13772. 0,
  13773. Opcode_mula_ad_hh_encode_fns, 0, 0 },
  13774. { "muls.ad.ll", 189 /* xt_iclass_mac16a_ad */,
  13775. 0,
  13776. Opcode_muls_ad_ll_encode_fns, 0, 0 },
  13777. { "muls.ad.hl", 189 /* xt_iclass_mac16a_ad */,
  13778. 0,
  13779. Opcode_muls_ad_hl_encode_fns, 0, 0 },
  13780. { "muls.ad.lh", 189 /* xt_iclass_mac16a_ad */,
  13781. 0,
  13782. Opcode_muls_ad_lh_encode_fns, 0, 0 },
  13783. { "muls.ad.hh", 189 /* xt_iclass_mac16a_ad */,
  13784. 0,
  13785. Opcode_muls_ad_hh_encode_fns, 0, 0 },
  13786. { "mula.da.ll", 190 /* xt_iclass_mac16a_da */,
  13787. 0,
  13788. Opcode_mula_da_ll_encode_fns, 0, 0 },
  13789. { "mula.da.hl", 190 /* xt_iclass_mac16a_da */,
  13790. 0,
  13791. Opcode_mula_da_hl_encode_fns, 0, 0 },
  13792. { "mula.da.lh", 190 /* xt_iclass_mac16a_da */,
  13793. 0,
  13794. Opcode_mula_da_lh_encode_fns, 0, 0 },
  13795. { "mula.da.hh", 190 /* xt_iclass_mac16a_da */,
  13796. 0,
  13797. Opcode_mula_da_hh_encode_fns, 0, 0 },
  13798. { "muls.da.ll", 190 /* xt_iclass_mac16a_da */,
  13799. 0,
  13800. Opcode_muls_da_ll_encode_fns, 0, 0 },
  13801. { "muls.da.hl", 190 /* xt_iclass_mac16a_da */,
  13802. 0,
  13803. Opcode_muls_da_hl_encode_fns, 0, 0 },
  13804. { "muls.da.lh", 190 /* xt_iclass_mac16a_da */,
  13805. 0,
  13806. Opcode_muls_da_lh_encode_fns, 0, 0 },
  13807. { "muls.da.hh", 190 /* xt_iclass_mac16a_da */,
  13808. 0,
  13809. Opcode_muls_da_hh_encode_fns, 0, 0 },
  13810. { "mula.dd.ll", 191 /* xt_iclass_mac16a_dd */,
  13811. 0,
  13812. Opcode_mula_dd_ll_encode_fns, 0, 0 },
  13813. { "mula.dd.hl", 191 /* xt_iclass_mac16a_dd */,
  13814. 0,
  13815. Opcode_mula_dd_hl_encode_fns, 0, 0 },
  13816. { "mula.dd.lh", 191 /* xt_iclass_mac16a_dd */,
  13817. 0,
  13818. Opcode_mula_dd_lh_encode_fns, 0, 0 },
  13819. { "mula.dd.hh", 191 /* xt_iclass_mac16a_dd */,
  13820. 0,
  13821. Opcode_mula_dd_hh_encode_fns, 0, 0 },
  13822. { "muls.dd.ll", 191 /* xt_iclass_mac16a_dd */,
  13823. 0,
  13824. Opcode_muls_dd_ll_encode_fns, 0, 0 },
  13825. { "muls.dd.hl", 191 /* xt_iclass_mac16a_dd */,
  13826. 0,
  13827. Opcode_muls_dd_hl_encode_fns, 0, 0 },
  13828. { "muls.dd.lh", 191 /* xt_iclass_mac16a_dd */,
  13829. 0,
  13830. Opcode_muls_dd_lh_encode_fns, 0, 0 },
  13831. { "muls.dd.hh", 191 /* xt_iclass_mac16a_dd */,
  13832. 0,
  13833. Opcode_muls_dd_hh_encode_fns, 0, 0 },
  13834. { "mula.da.ll.lddec", 192 /* xt_iclass_mac16al_da */,
  13835. 0,
  13836. Opcode_mula_da_ll_lddec_encode_fns, 0, 0 },
  13837. { "mula.da.ll.ldinc", 192 /* xt_iclass_mac16al_da */,
  13838. 0,
  13839. Opcode_mula_da_ll_ldinc_encode_fns, 0, 0 },
  13840. { "mula.da.hl.lddec", 192 /* xt_iclass_mac16al_da */,
  13841. 0,
  13842. Opcode_mula_da_hl_lddec_encode_fns, 0, 0 },
  13843. { "mula.da.hl.ldinc", 192 /* xt_iclass_mac16al_da */,
  13844. 0,
  13845. Opcode_mula_da_hl_ldinc_encode_fns, 0, 0 },
  13846. { "mula.da.lh.lddec", 192 /* xt_iclass_mac16al_da */,
  13847. 0,
  13848. Opcode_mula_da_lh_lddec_encode_fns, 0, 0 },
  13849. { "mula.da.lh.ldinc", 192 /* xt_iclass_mac16al_da */,
  13850. 0,
  13851. Opcode_mula_da_lh_ldinc_encode_fns, 0, 0 },
  13852. { "mula.da.hh.lddec", 192 /* xt_iclass_mac16al_da */,
  13853. 0,
  13854. Opcode_mula_da_hh_lddec_encode_fns, 0, 0 },
  13855. { "mula.da.hh.ldinc", 192 /* xt_iclass_mac16al_da */,
  13856. 0,
  13857. Opcode_mula_da_hh_ldinc_encode_fns, 0, 0 },
  13858. { "mula.dd.ll.lddec", 193 /* xt_iclass_mac16al_dd */,
  13859. 0,
  13860. Opcode_mula_dd_ll_lddec_encode_fns, 0, 0 },
  13861. { "mula.dd.ll.ldinc", 193 /* xt_iclass_mac16al_dd */,
  13862. 0,
  13863. Opcode_mula_dd_ll_ldinc_encode_fns, 0, 0 },
  13864. { "mula.dd.hl.lddec", 193 /* xt_iclass_mac16al_dd */,
  13865. 0,
  13866. Opcode_mula_dd_hl_lddec_encode_fns, 0, 0 },
  13867. { "mula.dd.hl.ldinc", 193 /* xt_iclass_mac16al_dd */,
  13868. 0,
  13869. Opcode_mula_dd_hl_ldinc_encode_fns, 0, 0 },
  13870. { "mula.dd.lh.lddec", 193 /* xt_iclass_mac16al_dd */,
  13871. 0,
  13872. Opcode_mula_dd_lh_lddec_encode_fns, 0, 0 },
  13873. { "mula.dd.lh.ldinc", 193 /* xt_iclass_mac16al_dd */,
  13874. 0,
  13875. Opcode_mula_dd_lh_ldinc_encode_fns, 0, 0 },
  13876. { "mula.dd.hh.lddec", 193 /* xt_iclass_mac16al_dd */,
  13877. 0,
  13878. Opcode_mula_dd_hh_lddec_encode_fns, 0, 0 },
  13879. { "mula.dd.hh.ldinc", 193 /* xt_iclass_mac16al_dd */,
  13880. 0,
  13881. Opcode_mula_dd_hh_ldinc_encode_fns, 0, 0 },
  13882. { "lddec", 194 /* xt_iclass_mac16_l */,
  13883. 0,
  13884. Opcode_lddec_encode_fns, 0, 0 },
  13885. { "ldinc", 194 /* xt_iclass_mac16_l */,
  13886. 0,
  13887. Opcode_ldinc_encode_fns, 0, 0 },
  13888. { "mul16u", 195 /* xt_iclass_mul16 */,
  13889. 0,
  13890. Opcode_mul16u_encode_fns, 0, 0 },
  13891. { "mul16s", 195 /* xt_iclass_mul16 */,
  13892. 0,
  13893. Opcode_mul16s_encode_fns, 0, 0 },
  13894. { "rsr.m0", 196 /* xt_iclass_rsr.m0 */,
  13895. 0,
  13896. Opcode_rsr_m0_encode_fns, 0, 0 },
  13897. { "wsr.m0", 197 /* xt_iclass_wsr.m0 */,
  13898. 0,
  13899. Opcode_wsr_m0_encode_fns, 0, 0 },
  13900. { "xsr.m0", 198 /* xt_iclass_xsr.m0 */,
  13901. 0,
  13902. Opcode_xsr_m0_encode_fns, 0, 0 },
  13903. { "rsr.m1", 199 /* xt_iclass_rsr.m1 */,
  13904. 0,
  13905. Opcode_rsr_m1_encode_fns, 0, 0 },
  13906. { "wsr.m1", 200 /* xt_iclass_wsr.m1 */,
  13907. 0,
  13908. Opcode_wsr_m1_encode_fns, 0, 0 },
  13909. { "xsr.m1", 201 /* xt_iclass_xsr.m1 */,
  13910. 0,
  13911. Opcode_xsr_m1_encode_fns, 0, 0 },
  13912. { "rsr.m2", 202 /* xt_iclass_rsr.m2 */,
  13913. 0,
  13914. Opcode_rsr_m2_encode_fns, 0, 0 },
  13915. { "wsr.m2", 203 /* xt_iclass_wsr.m2 */,
  13916. 0,
  13917. Opcode_wsr_m2_encode_fns, 0, 0 },
  13918. { "xsr.m2", 204 /* xt_iclass_xsr.m2 */,
  13919. 0,
  13920. Opcode_xsr_m2_encode_fns, 0, 0 },
  13921. { "rsr.m3", 205 /* xt_iclass_rsr.m3 */,
  13922. 0,
  13923. Opcode_rsr_m3_encode_fns, 0, 0 },
  13924. { "wsr.m3", 206 /* xt_iclass_wsr.m3 */,
  13925. 0,
  13926. Opcode_wsr_m3_encode_fns, 0, 0 },
  13927. { "xsr.m3", 207 /* xt_iclass_xsr.m3 */,
  13928. 0,
  13929. Opcode_xsr_m3_encode_fns, 0, 0 },
  13930. { "rsr.acclo", 208 /* xt_iclass_rsr.acclo */,
  13931. 0,
  13932. Opcode_rsr_acclo_encode_fns, 0, 0 },
  13933. { "wsr.acclo", 209 /* xt_iclass_wsr.acclo */,
  13934. 0,
  13935. Opcode_wsr_acclo_encode_fns, 0, 0 },
  13936. { "xsr.acclo", 210 /* xt_iclass_xsr.acclo */,
  13937. 0,
  13938. Opcode_xsr_acclo_encode_fns, 0, 0 },
  13939. { "rsr.acchi", 211 /* xt_iclass_rsr.acchi */,
  13940. 0,
  13941. Opcode_rsr_acchi_encode_fns, 0, 0 },
  13942. { "wsr.acchi", 212 /* xt_iclass_wsr.acchi */,
  13943. 0,
  13944. Opcode_wsr_acchi_encode_fns, 0, 0 },
  13945. { "xsr.acchi", 213 /* xt_iclass_xsr.acchi */,
  13946. 0,
  13947. Opcode_xsr_acchi_encode_fns, 0, 0 },
  13948. { "rfi", 214 /* xt_iclass_rfi */,
  13949. XTENSA_OPCODE_IS_JUMP,
  13950. Opcode_rfi_encode_fns, 0, 0 },
  13951. { "waiti", 215 /* xt_iclass_wait */,
  13952. 0,
  13953. Opcode_waiti_encode_fns, 0, 0 },
  13954. { "rsr.interrupt", 216 /* xt_iclass_rsr.interrupt */,
  13955. 0,
  13956. Opcode_rsr_interrupt_encode_fns, 0, 0 },
  13957. { "wsr.intset", 217 /* xt_iclass_wsr.intset */,
  13958. 0,
  13959. Opcode_wsr_intset_encode_fns, 0, 0 },
  13960. { "wsr.intclear", 218 /* xt_iclass_wsr.intclear */,
  13961. 0,
  13962. Opcode_wsr_intclear_encode_fns, 0, 0 },
  13963. { "rsr.intenable", 219 /* xt_iclass_rsr.intenable */,
  13964. 0,
  13965. Opcode_rsr_intenable_encode_fns, 0, 0 },
  13966. { "wsr.intenable", 220 /* xt_iclass_wsr.intenable */,
  13967. 0,
  13968. Opcode_wsr_intenable_encode_fns, 0, 0 },
  13969. { "xsr.intenable", 221 /* xt_iclass_xsr.intenable */,
  13970. 0,
  13971. Opcode_xsr_intenable_encode_fns, 0, 0 },
  13972. { "break", 222 /* xt_iclass_break */,
  13973. 0,
  13974. Opcode_break_encode_fns, 0, 0 },
  13975. { "break.n", 223 /* xt_iclass_break.n */,
  13976. 0,
  13977. Opcode_break_n_encode_fns, 0, 0 },
  13978. { "rsr.dbreaka0", 224 /* xt_iclass_rsr.dbreaka0 */,
  13979. 0,
  13980. Opcode_rsr_dbreaka0_encode_fns, 0, 0 },
  13981. { "wsr.dbreaka0", 225 /* xt_iclass_wsr.dbreaka0 */,
  13982. 0,
  13983. Opcode_wsr_dbreaka0_encode_fns, 0, 0 },
  13984. { "xsr.dbreaka0", 226 /* xt_iclass_xsr.dbreaka0 */,
  13985. 0,
  13986. Opcode_xsr_dbreaka0_encode_fns, 0, 0 },
  13987. { "rsr.dbreakc0", 227 /* xt_iclass_rsr.dbreakc0 */,
  13988. 0,
  13989. Opcode_rsr_dbreakc0_encode_fns, 0, 0 },
  13990. { "wsr.dbreakc0", 228 /* xt_iclass_wsr.dbreakc0 */,
  13991. 0,
  13992. Opcode_wsr_dbreakc0_encode_fns, 0, 0 },
  13993. { "xsr.dbreakc0", 229 /* xt_iclass_xsr.dbreakc0 */,
  13994. 0,
  13995. Opcode_xsr_dbreakc0_encode_fns, 0, 0 },
  13996. { "rsr.dbreaka1", 230 /* xt_iclass_rsr.dbreaka1 */,
  13997. 0,
  13998. Opcode_rsr_dbreaka1_encode_fns, 0, 0 },
  13999. { "wsr.dbreaka1", 231 /* xt_iclass_wsr.dbreaka1 */,
  14000. 0,
  14001. Opcode_wsr_dbreaka1_encode_fns, 0, 0 },
  14002. { "xsr.dbreaka1", 232 /* xt_iclass_xsr.dbreaka1 */,
  14003. 0,
  14004. Opcode_xsr_dbreaka1_encode_fns, 0, 0 },
  14005. { "rsr.dbreakc1", 233 /* xt_iclass_rsr.dbreakc1 */,
  14006. 0,
  14007. Opcode_rsr_dbreakc1_encode_fns, 0, 0 },
  14008. { "wsr.dbreakc1", 234 /* xt_iclass_wsr.dbreakc1 */,
  14009. 0,
  14010. Opcode_wsr_dbreakc1_encode_fns, 0, 0 },
  14011. { "xsr.dbreakc1", 235 /* xt_iclass_xsr.dbreakc1 */,
  14012. 0,
  14013. Opcode_xsr_dbreakc1_encode_fns, 0, 0 },
  14014. { "rsr.ibreaka0", 236 /* xt_iclass_rsr.ibreaka0 */,
  14015. 0,
  14016. Opcode_rsr_ibreaka0_encode_fns, 0, 0 },
  14017. { "wsr.ibreaka0", 237 /* xt_iclass_wsr.ibreaka0 */,
  14018. 0,
  14019. Opcode_wsr_ibreaka0_encode_fns, 0, 0 },
  14020. { "xsr.ibreaka0", 238 /* xt_iclass_xsr.ibreaka0 */,
  14021. 0,
  14022. Opcode_xsr_ibreaka0_encode_fns, 0, 0 },
  14023. { "rsr.ibreaka1", 239 /* xt_iclass_rsr.ibreaka1 */,
  14024. 0,
  14025. Opcode_rsr_ibreaka1_encode_fns, 0, 0 },
  14026. { "wsr.ibreaka1", 240 /* xt_iclass_wsr.ibreaka1 */,
  14027. 0,
  14028. Opcode_wsr_ibreaka1_encode_fns, 0, 0 },
  14029. { "xsr.ibreaka1", 241 /* xt_iclass_xsr.ibreaka1 */,
  14030. 0,
  14031. Opcode_xsr_ibreaka1_encode_fns, 0, 0 },
  14032. { "rsr.ibreakenable", 242 /* xt_iclass_rsr.ibreakenable */,
  14033. 0,
  14034. Opcode_rsr_ibreakenable_encode_fns, 0, 0 },
  14035. { "wsr.ibreakenable", 243 /* xt_iclass_wsr.ibreakenable */,
  14036. 0,
  14037. Opcode_wsr_ibreakenable_encode_fns, 0, 0 },
  14038. { "xsr.ibreakenable", 244 /* xt_iclass_xsr.ibreakenable */,
  14039. 0,
  14040. Opcode_xsr_ibreakenable_encode_fns, 0, 0 },
  14041. { "rsr.debugcause", 245 /* xt_iclass_rsr.debugcause */,
  14042. 0,
  14043. Opcode_rsr_debugcause_encode_fns, 0, 0 },
  14044. { "wsr.debugcause", 246 /* xt_iclass_wsr.debugcause */,
  14045. 0,
  14046. Opcode_wsr_debugcause_encode_fns, 0, 0 },
  14047. { "xsr.debugcause", 247 /* xt_iclass_xsr.debugcause */,
  14048. 0,
  14049. Opcode_xsr_debugcause_encode_fns, 0, 0 },
  14050. { "rsr.icount", 248 /* xt_iclass_rsr.icount */,
  14051. 0,
  14052. Opcode_rsr_icount_encode_fns, 0, 0 },
  14053. { "wsr.icount", 249 /* xt_iclass_wsr.icount */,
  14054. 0,
  14055. Opcode_wsr_icount_encode_fns, 0, 0 },
  14056. { "xsr.icount", 250 /* xt_iclass_xsr.icount */,
  14057. 0,
  14058. Opcode_xsr_icount_encode_fns, 0, 0 },
  14059. { "rsr.icountlevel", 251 /* xt_iclass_rsr.icountlevel */,
  14060. 0,
  14061. Opcode_rsr_icountlevel_encode_fns, 0, 0 },
  14062. { "wsr.icountlevel", 252 /* xt_iclass_wsr.icountlevel */,
  14063. 0,
  14064. Opcode_wsr_icountlevel_encode_fns, 0, 0 },
  14065. { "xsr.icountlevel", 253 /* xt_iclass_xsr.icountlevel */,
  14066. 0,
  14067. Opcode_xsr_icountlevel_encode_fns, 0, 0 },
  14068. { "rsr.ddr", 254 /* xt_iclass_rsr.ddr */,
  14069. 0,
  14070. Opcode_rsr_ddr_encode_fns, 0, 0 },
  14071. { "wsr.ddr", 255 /* xt_iclass_wsr.ddr */,
  14072. 0,
  14073. Opcode_wsr_ddr_encode_fns, 0, 0 },
  14074. { "xsr.ddr", 256 /* xt_iclass_xsr.ddr */,
  14075. 0,
  14076. Opcode_xsr_ddr_encode_fns, 0, 0 },
  14077. { "rfdo", 257 /* xt_iclass_rfdo */,
  14078. XTENSA_OPCODE_IS_JUMP,
  14079. Opcode_rfdo_encode_fns, 0, 0 },
  14080. { "rfdd", 258 /* xt_iclass_rfdd */,
  14081. XTENSA_OPCODE_IS_JUMP,
  14082. Opcode_rfdd_encode_fns, 0, 0 },
  14083. { "wsr.mmid", 259 /* xt_iclass_wsr.mmid */,
  14084. 0,
  14085. Opcode_wsr_mmid_encode_fns, 0, 0 },
  14086. { "andb", 260 /* xt_iclass_bbool1 */,
  14087. 0,
  14088. Opcode_andb_encode_fns, 0, 0 },
  14089. { "andbc", 260 /* xt_iclass_bbool1 */,
  14090. 0,
  14091. Opcode_andbc_encode_fns, 0, 0 },
  14092. { "orb", 260 /* xt_iclass_bbool1 */,
  14093. 0,
  14094. Opcode_orb_encode_fns, 0, 0 },
  14095. { "orbc", 260 /* xt_iclass_bbool1 */,
  14096. 0,
  14097. Opcode_orbc_encode_fns, 0, 0 },
  14098. { "xorb", 260 /* xt_iclass_bbool1 */,
  14099. 0,
  14100. Opcode_xorb_encode_fns, 0, 0 },
  14101. { "any4", 261 /* xt_iclass_bbool4 */,
  14102. 0,
  14103. Opcode_any4_encode_fns, 0, 0 },
  14104. { "all4", 261 /* xt_iclass_bbool4 */,
  14105. 0,
  14106. Opcode_all4_encode_fns, 0, 0 },
  14107. { "any8", 262 /* xt_iclass_bbool8 */,
  14108. 0,
  14109. Opcode_any8_encode_fns, 0, 0 },
  14110. { "all8", 262 /* xt_iclass_bbool8 */,
  14111. 0,
  14112. Opcode_all8_encode_fns, 0, 0 },
  14113. { "bf", 263 /* xt_iclass_bbranch */,
  14114. XTENSA_OPCODE_IS_BRANCH,
  14115. Opcode_bf_encode_fns, 0, 0 },
  14116. { "bt", 263 /* xt_iclass_bbranch */,
  14117. XTENSA_OPCODE_IS_BRANCH,
  14118. Opcode_bt_encode_fns, 0, 0 },
  14119. { "movf", 264 /* xt_iclass_bmove */,
  14120. 0,
  14121. Opcode_movf_encode_fns, 0, 0 },
  14122. { "movt", 264 /* xt_iclass_bmove */,
  14123. 0,
  14124. Opcode_movt_encode_fns, 0, 0 },
  14125. { "rsr.br", 265 /* xt_iclass_RSR.BR */,
  14126. 0,
  14127. Opcode_rsr_br_encode_fns, 0, 0 },
  14128. { "wsr.br", 266 /* xt_iclass_WSR.BR */,
  14129. 0,
  14130. Opcode_wsr_br_encode_fns, 0, 0 },
  14131. { "xsr.br", 267 /* xt_iclass_XSR.BR */,
  14132. 0,
  14133. Opcode_xsr_br_encode_fns, 0, 0 },
  14134. { "rsr.ccount", 268 /* xt_iclass_rsr.ccount */,
  14135. 0,
  14136. Opcode_rsr_ccount_encode_fns, 0, 0 },
  14137. { "wsr.ccount", 269 /* xt_iclass_wsr.ccount */,
  14138. 0,
  14139. Opcode_wsr_ccount_encode_fns, 0, 0 },
  14140. { "xsr.ccount", 270 /* xt_iclass_xsr.ccount */,
  14141. 0,
  14142. Opcode_xsr_ccount_encode_fns, 0, 0 },
  14143. { "rsr.ccompare0", 271 /* xt_iclass_rsr.ccompare0 */,
  14144. 0,
  14145. Opcode_rsr_ccompare0_encode_fns, 0, 0 },
  14146. { "wsr.ccompare0", 272 /* xt_iclass_wsr.ccompare0 */,
  14147. 0,
  14148. Opcode_wsr_ccompare0_encode_fns, 0, 0 },
  14149. { "xsr.ccompare0", 273 /* xt_iclass_xsr.ccompare0 */,
  14150. 0,
  14151. Opcode_xsr_ccompare0_encode_fns, 0, 0 },
  14152. { "rsr.ccompare1", 274 /* xt_iclass_rsr.ccompare1 */,
  14153. 0,
  14154. Opcode_rsr_ccompare1_encode_fns, 0, 0 },
  14155. { "wsr.ccompare1", 275 /* xt_iclass_wsr.ccompare1 */,
  14156. 0,
  14157. Opcode_wsr_ccompare1_encode_fns, 0, 0 },
  14158. { "xsr.ccompare1", 276 /* xt_iclass_xsr.ccompare1 */,
  14159. 0,
  14160. Opcode_xsr_ccompare1_encode_fns, 0, 0 },
  14161. { "rsr.ccompare2", 277 /* xt_iclass_rsr.ccompare2 */,
  14162. 0,
  14163. Opcode_rsr_ccompare2_encode_fns, 0, 0 },
  14164. { "wsr.ccompare2", 278 /* xt_iclass_wsr.ccompare2 */,
  14165. 0,
  14166. Opcode_wsr_ccompare2_encode_fns, 0, 0 },
  14167. { "xsr.ccompare2", 279 /* xt_iclass_xsr.ccompare2 */,
  14168. 0,
  14169. Opcode_xsr_ccompare2_encode_fns, 0, 0 },
  14170. { "ipf", 280 /* xt_iclass_icache */,
  14171. 0,
  14172. Opcode_ipf_encode_fns, 0, 0 },
  14173. { "ihi", 280 /* xt_iclass_icache */,
  14174. 0,
  14175. Opcode_ihi_encode_fns, 0, 0 },
  14176. { "ipfl", 281 /* xt_iclass_icache_lock */,
  14177. 0,
  14178. Opcode_ipfl_encode_fns, 0, 0 },
  14179. { "ihu", 281 /* xt_iclass_icache_lock */,
  14180. 0,
  14181. Opcode_ihu_encode_fns, 0, 0 },
  14182. { "iiu", 281 /* xt_iclass_icache_lock */,
  14183. 0,
  14184. Opcode_iiu_encode_fns, 0, 0 },
  14185. { "iii", 282 /* xt_iclass_icache_inv */,
  14186. 0,
  14187. Opcode_iii_encode_fns, 0, 0 },
  14188. { "lict", 283 /* xt_iclass_licx */,
  14189. 0,
  14190. Opcode_lict_encode_fns, 0, 0 },
  14191. { "licw", 283 /* xt_iclass_licx */,
  14192. 0,
  14193. Opcode_licw_encode_fns, 0, 0 },
  14194. { "sict", 284 /* xt_iclass_sicx */,
  14195. 0,
  14196. Opcode_sict_encode_fns, 0, 0 },
  14197. { "sicw", 284 /* xt_iclass_sicx */,
  14198. 0,
  14199. Opcode_sicw_encode_fns, 0, 0 },
  14200. { "dhwb", 285 /* xt_iclass_dcache */,
  14201. 0,
  14202. Opcode_dhwb_encode_fns, 0, 0 },
  14203. { "dhwbi", 285 /* xt_iclass_dcache */,
  14204. 0,
  14205. Opcode_dhwbi_encode_fns, 0, 0 },
  14206. { "diwb", 286 /* xt_iclass_dcache_ind */,
  14207. 0,
  14208. Opcode_diwb_encode_fns, 0, 0 },
  14209. { "diwbi", 286 /* xt_iclass_dcache_ind */,
  14210. 0,
  14211. Opcode_diwbi_encode_fns, 0, 0 },
  14212. { "dhi", 287 /* xt_iclass_dcache_inv */,
  14213. 0,
  14214. Opcode_dhi_encode_fns, 0, 0 },
  14215. { "dii", 287 /* xt_iclass_dcache_inv */,
  14216. 0,
  14217. Opcode_dii_encode_fns, 0, 0 },
  14218. { "dpfr", 288 /* xt_iclass_dpf */,
  14219. 0,
  14220. Opcode_dpfr_encode_fns, 0, 0 },
  14221. { "dpfw", 288 /* xt_iclass_dpf */,
  14222. 0,
  14223. Opcode_dpfw_encode_fns, 0, 0 },
  14224. { "dpfro", 288 /* xt_iclass_dpf */,
  14225. 0,
  14226. Opcode_dpfro_encode_fns, 0, 0 },
  14227. { "dpfwo", 288 /* xt_iclass_dpf */,
  14228. 0,
  14229. Opcode_dpfwo_encode_fns, 0, 0 },
  14230. { "dpfl", 289 /* xt_iclass_dcache_lock */,
  14231. 0,
  14232. Opcode_dpfl_encode_fns, 0, 0 },
  14233. { "dhu", 289 /* xt_iclass_dcache_lock */,
  14234. 0,
  14235. Opcode_dhu_encode_fns, 0, 0 },
  14236. { "diu", 289 /* xt_iclass_dcache_lock */,
  14237. 0,
  14238. Opcode_diu_encode_fns, 0, 0 },
  14239. { "sdct", 290 /* xt_iclass_sdct */,
  14240. 0,
  14241. Opcode_sdct_encode_fns, 0, 0 },
  14242. { "ldct", 291 /* xt_iclass_ldct */,
  14243. 0,
  14244. Opcode_ldct_encode_fns, 0, 0 },
  14245. { "wsr.ptevaddr", 292 /* xt_iclass_wsr.ptevaddr */,
  14246. 0,
  14247. Opcode_wsr_ptevaddr_encode_fns, 0, 0 },
  14248. { "rsr.ptevaddr", 293 /* xt_iclass_rsr.ptevaddr */,
  14249. 0,
  14250. Opcode_rsr_ptevaddr_encode_fns, 0, 0 },
  14251. { "xsr.ptevaddr", 294 /* xt_iclass_xsr.ptevaddr */,
  14252. 0,
  14253. Opcode_xsr_ptevaddr_encode_fns, 0, 0 },
  14254. { "rsr.rasid", 295 /* xt_iclass_rsr.rasid */,
  14255. 0,
  14256. Opcode_rsr_rasid_encode_fns, 0, 0 },
  14257. { "wsr.rasid", 296 /* xt_iclass_wsr.rasid */,
  14258. 0,
  14259. Opcode_wsr_rasid_encode_fns, 0, 0 },
  14260. { "xsr.rasid", 297 /* xt_iclass_xsr.rasid */,
  14261. 0,
  14262. Opcode_xsr_rasid_encode_fns, 0, 0 },
  14263. { "rsr.itlbcfg", 298 /* xt_iclass_rsr.itlbcfg */,
  14264. 0,
  14265. Opcode_rsr_itlbcfg_encode_fns, 0, 0 },
  14266. { "wsr.itlbcfg", 299 /* xt_iclass_wsr.itlbcfg */,
  14267. 0,
  14268. Opcode_wsr_itlbcfg_encode_fns, 0, 0 },
  14269. { "xsr.itlbcfg", 300 /* xt_iclass_xsr.itlbcfg */,
  14270. 0,
  14271. Opcode_xsr_itlbcfg_encode_fns, 0, 0 },
  14272. { "rsr.dtlbcfg", 301 /* xt_iclass_rsr.dtlbcfg */,
  14273. 0,
  14274. Opcode_rsr_dtlbcfg_encode_fns, 0, 0 },
  14275. { "wsr.dtlbcfg", 302 /* xt_iclass_wsr.dtlbcfg */,
  14276. 0,
  14277. Opcode_wsr_dtlbcfg_encode_fns, 0, 0 },
  14278. { "xsr.dtlbcfg", 303 /* xt_iclass_xsr.dtlbcfg */,
  14279. 0,
  14280. Opcode_xsr_dtlbcfg_encode_fns, 0, 0 },
  14281. { "idtlb", 304 /* xt_iclass_idtlb */,
  14282. 0,
  14283. Opcode_idtlb_encode_fns, 0, 0 },
  14284. { "pdtlb", 305 /* xt_iclass_rdtlb */,
  14285. 0,
  14286. Opcode_pdtlb_encode_fns, 0, 0 },
  14287. { "rdtlb0", 305 /* xt_iclass_rdtlb */,
  14288. 0,
  14289. Opcode_rdtlb0_encode_fns, 0, 0 },
  14290. { "rdtlb1", 305 /* xt_iclass_rdtlb */,
  14291. 0,
  14292. Opcode_rdtlb1_encode_fns, 0, 0 },
  14293. { "wdtlb", 306 /* xt_iclass_wdtlb */,
  14294. 0,
  14295. Opcode_wdtlb_encode_fns, 0, 0 },
  14296. { "iitlb", 307 /* xt_iclass_iitlb */,
  14297. 0,
  14298. Opcode_iitlb_encode_fns, 0, 0 },
  14299. { "pitlb", 308 /* xt_iclass_ritlb */,
  14300. 0,
  14301. Opcode_pitlb_encode_fns, 0, 0 },
  14302. { "ritlb0", 308 /* xt_iclass_ritlb */,
  14303. 0,
  14304. Opcode_ritlb0_encode_fns, 0, 0 },
  14305. { "ritlb1", 308 /* xt_iclass_ritlb */,
  14306. 0,
  14307. Opcode_ritlb1_encode_fns, 0, 0 },
  14308. { "witlb", 309 /* xt_iclass_witlb */,
  14309. 0,
  14310. Opcode_witlb_encode_fns, 0, 0 },
  14311. { "ldpte", 310 /* xt_iclass_ldpte */,
  14312. 0,
  14313. Opcode_ldpte_encode_fns, 0, 0 },
  14314. { "hwwitlba", 311 /* xt_iclass_hwwitlba */,
  14315. XTENSA_OPCODE_IS_BRANCH,
  14316. Opcode_hwwitlba_encode_fns, 0, 0 },
  14317. { "hwwdtlba", 312 /* xt_iclass_hwwdtlba */,
  14318. 0,
  14319. Opcode_hwwdtlba_encode_fns, 0, 0 },
  14320. { "rsr.cpenable", 313 /* xt_iclass_rsr.cpenable */,
  14321. 0,
  14322. Opcode_rsr_cpenable_encode_fns, 0, 0 },
  14323. { "wsr.cpenable", 314 /* xt_iclass_wsr.cpenable */,
  14324. 0,
  14325. Opcode_wsr_cpenable_encode_fns, 0, 0 },
  14326. { "xsr.cpenable", 315 /* xt_iclass_xsr.cpenable */,
  14327. 0,
  14328. Opcode_xsr_cpenable_encode_fns, 0, 0 },
  14329. { "clamps", 316 /* xt_iclass_clamp */,
  14330. 0,
  14331. Opcode_clamps_encode_fns, 0, 0 },
  14332. { "min", 317 /* xt_iclass_minmax */,
  14333. 0,
  14334. Opcode_min_encode_fns, 0, 0 },
  14335. { "max", 317 /* xt_iclass_minmax */,
  14336. 0,
  14337. Opcode_max_encode_fns, 0, 0 },
  14338. { "minu", 317 /* xt_iclass_minmax */,
  14339. 0,
  14340. Opcode_minu_encode_fns, 0, 0 },
  14341. { "maxu", 317 /* xt_iclass_minmax */,
  14342. 0,
  14343. Opcode_maxu_encode_fns, 0, 0 },
  14344. { "nsa", 318 /* xt_iclass_nsa */,
  14345. 0,
  14346. Opcode_nsa_encode_fns, 0, 0 },
  14347. { "nsau", 318 /* xt_iclass_nsa */,
  14348. 0,
  14349. Opcode_nsau_encode_fns, 0, 0 },
  14350. { "sext", 319 /* xt_iclass_sx */,
  14351. 0,
  14352. Opcode_sext_encode_fns, 0, 0 },
  14353. { "l32ai", 320 /* xt_iclass_l32ai */,
  14354. 0,
  14355. Opcode_l32ai_encode_fns, 0, 0 },
  14356. { "s32ri", 321 /* xt_iclass_s32ri */,
  14357. 0,
  14358. Opcode_s32ri_encode_fns, 0, 0 },
  14359. { "s32c1i", 322 /* xt_iclass_s32c1i */,
  14360. 0,
  14361. Opcode_s32c1i_encode_fns, 0, 0 },
  14362. { "rsr.scompare1", 323 /* xt_iclass_rsr.scompare1 */,
  14363. 0,
  14364. Opcode_rsr_scompare1_encode_fns, 0, 0 },
  14365. { "wsr.scompare1", 324 /* xt_iclass_wsr.scompare1 */,
  14366. 0,
  14367. Opcode_wsr_scompare1_encode_fns, 0, 0 },
  14368. { "xsr.scompare1", 325 /* xt_iclass_xsr.scompare1 */,
  14369. 0,
  14370. Opcode_xsr_scompare1_encode_fns, 0, 0 },
  14371. { "quou", 326 /* xt_iclass_div */,
  14372. 0,
  14373. Opcode_quou_encode_fns, 0, 0 },
  14374. { "quos", 326 /* xt_iclass_div */,
  14375. 0,
  14376. Opcode_quos_encode_fns, 0, 0 },
  14377. { "remu", 326 /* xt_iclass_div */,
  14378. 0,
  14379. Opcode_remu_encode_fns, 0, 0 },
  14380. { "rems", 326 /* xt_iclass_div */,
  14381. 0,
  14382. Opcode_rems_encode_fns, 0, 0 },
  14383. { "mull", 327 /* xt_mul32 */,
  14384. 0,
  14385. Opcode_mull_encode_fns, 0, 0 },
  14386. { "muluh", 327 /* xt_mul32 */,
  14387. 0,
  14388. Opcode_muluh_encode_fns, 0, 0 },
  14389. { "mulsh", 327 /* xt_mul32 */,
  14390. 0,
  14391. Opcode_mulsh_encode_fns, 0, 0 },
  14392. { "rur.fcr", 328 /* rur_fcr */,
  14393. 0,
  14394. Opcode_rur_fcr_encode_fns, 0, 0 },
  14395. { "wur.fcr", 329 /* wur_fcr */,
  14396. 0,
  14397. Opcode_wur_fcr_encode_fns, 0, 0 },
  14398. { "rur.fsr", 330 /* rur_fsr */,
  14399. 0,
  14400. Opcode_rur_fsr_encode_fns, 0, 0 },
  14401. { "wur.fsr", 331 /* wur_fsr */,
  14402. 0,
  14403. Opcode_wur_fsr_encode_fns, 0, 0 },
  14404. { "add.s", 332 /* fp */,
  14405. 0,
  14406. Opcode_add_s_encode_fns, 0, 0 },
  14407. { "sub.s", 332 /* fp */,
  14408. 0,
  14409. Opcode_sub_s_encode_fns, 0, 0 },
  14410. { "mul.s", 332 /* fp */,
  14411. 0,
  14412. Opcode_mul_s_encode_fns, 0, 0 },
  14413. { "madd.s", 333 /* fp_mac */,
  14414. 0,
  14415. Opcode_madd_s_encode_fns, 0, 0 },
  14416. { "msub.s", 333 /* fp_mac */,
  14417. 0,
  14418. Opcode_msub_s_encode_fns, 0, 0 },
  14419. { "movf.s", 334 /* fp_cmov */,
  14420. 0,
  14421. Opcode_movf_s_encode_fns, 0, 0 },
  14422. { "movt.s", 334 /* fp_cmov */,
  14423. 0,
  14424. Opcode_movt_s_encode_fns, 0, 0 },
  14425. { "moveqz.s", 335 /* fp_mov */,
  14426. 0,
  14427. Opcode_moveqz_s_encode_fns, 0, 0 },
  14428. { "movnez.s", 335 /* fp_mov */,
  14429. 0,
  14430. Opcode_movnez_s_encode_fns, 0, 0 },
  14431. { "movltz.s", 335 /* fp_mov */,
  14432. 0,
  14433. Opcode_movltz_s_encode_fns, 0, 0 },
  14434. { "movgez.s", 335 /* fp_mov */,
  14435. 0,
  14436. Opcode_movgez_s_encode_fns, 0, 0 },
  14437. { "abs.s", 336 /* fp_mov2 */,
  14438. 0,
  14439. Opcode_abs_s_encode_fns, 0, 0 },
  14440. { "mov.s", 336 /* fp_mov2 */,
  14441. 0,
  14442. Opcode_mov_s_encode_fns, 0, 0 },
  14443. { "neg.s", 336 /* fp_mov2 */,
  14444. 0,
  14445. Opcode_neg_s_encode_fns, 0, 0 },
  14446. { "un.s", 337 /* fp_cmp */,
  14447. 0,
  14448. Opcode_un_s_encode_fns, 0, 0 },
  14449. { "oeq.s", 337 /* fp_cmp */,
  14450. 0,
  14451. Opcode_oeq_s_encode_fns, 0, 0 },
  14452. { "ueq.s", 337 /* fp_cmp */,
  14453. 0,
  14454. Opcode_ueq_s_encode_fns, 0, 0 },
  14455. { "olt.s", 337 /* fp_cmp */,
  14456. 0,
  14457. Opcode_olt_s_encode_fns, 0, 0 },
  14458. { "ult.s", 337 /* fp_cmp */,
  14459. 0,
  14460. Opcode_ult_s_encode_fns, 0, 0 },
  14461. { "ole.s", 337 /* fp_cmp */,
  14462. 0,
  14463. Opcode_ole_s_encode_fns, 0, 0 },
  14464. { "ule.s", 337 /* fp_cmp */,
  14465. 0,
  14466. Opcode_ule_s_encode_fns, 0, 0 },
  14467. { "float.s", 338 /* fp_float */,
  14468. 0,
  14469. Opcode_float_s_encode_fns, 0, 0 },
  14470. { "ufloat.s", 338 /* fp_float */,
  14471. 0,
  14472. Opcode_ufloat_s_encode_fns, 0, 0 },
  14473. { "round.s", 339 /* fp_int */,
  14474. 0,
  14475. Opcode_round_s_encode_fns, 0, 0 },
  14476. { "ceil.s", 339 /* fp_int */,
  14477. 0,
  14478. Opcode_ceil_s_encode_fns, 0, 0 },
  14479. { "floor.s", 339 /* fp_int */,
  14480. 0,
  14481. Opcode_floor_s_encode_fns, 0, 0 },
  14482. { "trunc.s", 339 /* fp_int */,
  14483. 0,
  14484. Opcode_trunc_s_encode_fns, 0, 0 },
  14485. { "utrunc.s", 339 /* fp_int */,
  14486. 0,
  14487. Opcode_utrunc_s_encode_fns, 0, 0 },
  14488. { "rfr", 340 /* fp_rfr */,
  14489. 0,
  14490. Opcode_rfr_encode_fns, 0, 0 },
  14491. { "wfr", 341 /* fp_wfr */,
  14492. 0,
  14493. Opcode_wfr_encode_fns, 0, 0 },
  14494. { "lsi", 342 /* fp_lsi */,
  14495. 0,
  14496. Opcode_lsi_encode_fns, 0, 0 },
  14497. { "lsiu", 343 /* fp_lsiu */,
  14498. 0,
  14499. Opcode_lsiu_encode_fns, 0, 0 },
  14500. { "lsx", 344 /* fp_lsx */,
  14501. 0,
  14502. Opcode_lsx_encode_fns, 0, 0 },
  14503. { "lsxu", 345 /* fp_lsxu */,
  14504. 0,
  14505. Opcode_lsxu_encode_fns, 0, 0 },
  14506. { "ssi", 346 /* fp_ssi */,
  14507. 0,
  14508. Opcode_ssi_encode_fns, 0, 0 },
  14509. { "ssiu", 347 /* fp_ssiu */,
  14510. 0,
  14511. Opcode_ssiu_encode_fns, 0, 0 },
  14512. { "ssx", 348 /* fp_ssx */,
  14513. 0,
  14514. Opcode_ssx_encode_fns, 0, 0 },
  14515. { "ssxu", 349 /* fp_ssxu */,
  14516. 0,
  14517. Opcode_ssxu_encode_fns, 0, 0 },
  14518. { "beqz.w18", 350 /* xt_iclass_wb18_0 */,
  14519. XTENSA_OPCODE_IS_BRANCH,
  14520. Opcode_beqz_w18_encode_fns, 0, 0 },
  14521. { "bnez.w18", 350 /* xt_iclass_wb18_0 */,
  14522. XTENSA_OPCODE_IS_BRANCH,
  14523. Opcode_bnez_w18_encode_fns, 0, 0 },
  14524. { "bgez.w18", 350 /* xt_iclass_wb18_0 */,
  14525. XTENSA_OPCODE_IS_BRANCH,
  14526. Opcode_bgez_w18_encode_fns, 0, 0 },
  14527. { "bltz.w18", 350 /* xt_iclass_wb18_0 */,
  14528. XTENSA_OPCODE_IS_BRANCH,
  14529. Opcode_bltz_w18_encode_fns, 0, 0 },
  14530. { "beqi.w18", 351 /* xt_iclass_wb18_1 */,
  14531. XTENSA_OPCODE_IS_BRANCH,
  14532. Opcode_beqi_w18_encode_fns, 0, 0 },
  14533. { "bnei.w18", 351 /* xt_iclass_wb18_1 */,
  14534. XTENSA_OPCODE_IS_BRANCH,
  14535. Opcode_bnei_w18_encode_fns, 0, 0 },
  14536. { "bgei.w18", 351 /* xt_iclass_wb18_1 */,
  14537. XTENSA_OPCODE_IS_BRANCH,
  14538. Opcode_bgei_w18_encode_fns, 0, 0 },
  14539. { "blti.w18", 351 /* xt_iclass_wb18_1 */,
  14540. XTENSA_OPCODE_IS_BRANCH,
  14541. Opcode_blti_w18_encode_fns, 0, 0 },
  14542. { "bgeui.w18", 352 /* xt_iclass_wb18_2 */,
  14543. XTENSA_OPCODE_IS_BRANCH,
  14544. Opcode_bgeui_w18_encode_fns, 0, 0 },
  14545. { "bltui.w18", 352 /* xt_iclass_wb18_2 */,
  14546. XTENSA_OPCODE_IS_BRANCH,
  14547. Opcode_bltui_w18_encode_fns, 0, 0 },
  14548. { "bbci.w18", 353 /* xt_iclass_wb18_3 */,
  14549. XTENSA_OPCODE_IS_BRANCH,
  14550. Opcode_bbci_w18_encode_fns, 0, 0 },
  14551. { "bbsi.w18", 353 /* xt_iclass_wb18_3 */,
  14552. XTENSA_OPCODE_IS_BRANCH,
  14553. Opcode_bbsi_w18_encode_fns, 0, 0 },
  14554. { "beq.w18", 354 /* xt_iclass_wb18_4 */,
  14555. XTENSA_OPCODE_IS_BRANCH,
  14556. Opcode_beq_w18_encode_fns, 0, 0 },
  14557. { "bne.w18", 354 /* xt_iclass_wb18_4 */,
  14558. XTENSA_OPCODE_IS_BRANCH,
  14559. Opcode_bne_w18_encode_fns, 0, 0 },
  14560. { "bge.w18", 354 /* xt_iclass_wb18_4 */,
  14561. XTENSA_OPCODE_IS_BRANCH,
  14562. Opcode_bge_w18_encode_fns, 0, 0 },
  14563. { "blt.w18", 354 /* xt_iclass_wb18_4 */,
  14564. XTENSA_OPCODE_IS_BRANCH,
  14565. Opcode_blt_w18_encode_fns, 0, 0 },
  14566. { "bgeu.w18", 354 /* xt_iclass_wb18_4 */,
  14567. XTENSA_OPCODE_IS_BRANCH,
  14568. Opcode_bgeu_w18_encode_fns, 0, 0 },
  14569. { "bltu.w18", 354 /* xt_iclass_wb18_4 */,
  14570. XTENSA_OPCODE_IS_BRANCH,
  14571. Opcode_bltu_w18_encode_fns, 0, 0 },
  14572. { "bany.w18", 354 /* xt_iclass_wb18_4 */,
  14573. XTENSA_OPCODE_IS_BRANCH,
  14574. Opcode_bany_w18_encode_fns, 0, 0 },
  14575. { "bnone.w18", 354 /* xt_iclass_wb18_4 */,
  14576. XTENSA_OPCODE_IS_BRANCH,
  14577. Opcode_bnone_w18_encode_fns, 0, 0 },
  14578. { "ball.w18", 354 /* xt_iclass_wb18_4 */,
  14579. XTENSA_OPCODE_IS_BRANCH,
  14580. Opcode_ball_w18_encode_fns, 0, 0 },
  14581. { "bnall.w18", 354 /* xt_iclass_wb18_4 */,
  14582. XTENSA_OPCODE_IS_BRANCH,
  14583. Opcode_bnall_w18_encode_fns, 0, 0 },
  14584. { "bbc.w18", 354 /* xt_iclass_wb18_4 */,
  14585. XTENSA_OPCODE_IS_BRANCH,
  14586. Opcode_bbc_w18_encode_fns, 0, 0 },
  14587. { "bbs.w18", 354 /* xt_iclass_wb18_4 */,
  14588. XTENSA_OPCODE_IS_BRANCH,
  14589. Opcode_bbs_w18_encode_fns, 0, 0 }
  14590. };
  14591. /* Slot-specific opcode decode functions. */
  14592. static int
  14593. Slot_inst_decode (const xtensa_insnbuf insn)
  14594. {
  14595. switch (Field_op0_Slot_inst_get (insn))
  14596. {
  14597. case 0:
  14598. switch (Field_op1_Slot_inst_get (insn))
  14599. {
  14600. case 0:
  14601. switch (Field_op2_Slot_inst_get (insn))
  14602. {
  14603. case 0:
  14604. switch (Field_r_Slot_inst_get (insn))
  14605. {
  14606. case 0:
  14607. switch (Field_m_Slot_inst_get (insn))
  14608. {
  14609. case 0:
  14610. if (Field_s_Slot_inst_get (insn) == 0 &&
  14611. Field_n_Slot_inst_get (insn) == 0)
  14612. return 79; /* ill */
  14613. break;
  14614. case 2:
  14615. switch (Field_n_Slot_inst_get (insn))
  14616. {
  14617. case 0:
  14618. return 98; /* ret */
  14619. case 1:
  14620. return 14; /* retw */
  14621. case 2:
  14622. return 81; /* jx */
  14623. }
  14624. break;
  14625. case 3:
  14626. switch (Field_n_Slot_inst_get (insn))
  14627. {
  14628. case 0:
  14629. return 77; /* callx0 */
  14630. case 1:
  14631. return 10; /* callx4 */
  14632. case 2:
  14633. return 9; /* callx8 */
  14634. case 3:
  14635. return 8; /* callx12 */
  14636. }
  14637. break;
  14638. }
  14639. break;
  14640. case 1:
  14641. return 12; /* movsp */
  14642. case 2:
  14643. if (Field_s_Slot_inst_get (insn) == 0)
  14644. {
  14645. switch (Field_t_Slot_inst_get (insn))
  14646. {
  14647. case 0:
  14648. return 116; /* isync */
  14649. case 1:
  14650. return 117; /* rsync */
  14651. case 2:
  14652. return 118; /* esync */
  14653. case 3:
  14654. return 119; /* dsync */
  14655. case 8:
  14656. return 0; /* excw */
  14657. case 12:
  14658. return 114; /* memw */
  14659. case 13:
  14660. return 115; /* extw */
  14661. case 15:
  14662. return 97; /* nop */
  14663. }
  14664. }
  14665. break;
  14666. case 3:
  14667. switch (Field_t_Slot_inst_get (insn))
  14668. {
  14669. case 0:
  14670. switch (Field_s_Slot_inst_get (insn))
  14671. {
  14672. case 0:
  14673. return 1; /* rfe */
  14674. case 2:
  14675. return 2; /* rfde */
  14676. case 4:
  14677. return 16; /* rfwo */
  14678. case 5:
  14679. return 17; /* rfwu */
  14680. }
  14681. break;
  14682. case 1:
  14683. return 316; /* rfi */
  14684. }
  14685. break;
  14686. case 4:
  14687. return 324; /* break */
  14688. case 5:
  14689. switch (Field_s_Slot_inst_get (insn))
  14690. {
  14691. case 0:
  14692. if (Field_t_Slot_inst_get (insn) == 0)
  14693. return 3; /* syscall */
  14694. break;
  14695. case 1:
  14696. if (Field_t_Slot_inst_get (insn) == 0)
  14697. return 4; /* simcall */
  14698. break;
  14699. }
  14700. break;
  14701. case 6:
  14702. return 120; /* rsil */
  14703. case 7:
  14704. if (Field_t_Slot_inst_get (insn) == 0)
  14705. return 317; /* waiti */
  14706. break;
  14707. case 8:
  14708. return 367; /* any4 */
  14709. case 9:
  14710. return 368; /* all4 */
  14711. case 10:
  14712. return 369; /* any8 */
  14713. case 11:
  14714. return 370; /* all8 */
  14715. }
  14716. break;
  14717. case 1:
  14718. return 49; /* and */
  14719. case 2:
  14720. return 50; /* or */
  14721. case 3:
  14722. return 51; /* xor */
  14723. case 4:
  14724. switch (Field_r_Slot_inst_get (insn))
  14725. {
  14726. case 0:
  14727. if (Field_t_Slot_inst_get (insn) == 0)
  14728. return 102; /* ssr */
  14729. break;
  14730. case 1:
  14731. if (Field_t_Slot_inst_get (insn) == 0)
  14732. return 103; /* ssl */
  14733. break;
  14734. case 2:
  14735. if (Field_t_Slot_inst_get (insn) == 0)
  14736. return 104; /* ssa8l */
  14737. break;
  14738. case 3:
  14739. if (Field_t_Slot_inst_get (insn) == 0)
  14740. return 105; /* ssa8b */
  14741. break;
  14742. case 4:
  14743. if (Field_thi3_Slot_inst_get (insn) == 0)
  14744. return 106; /* ssai */
  14745. break;
  14746. case 8:
  14747. if (Field_s_Slot_inst_get (insn) == 0)
  14748. return 13; /* rotw */
  14749. break;
  14750. case 14:
  14751. return 448; /* nsa */
  14752. case 15:
  14753. return 449; /* nsau */
  14754. }
  14755. break;
  14756. case 5:
  14757. switch (Field_r_Slot_inst_get (insn))
  14758. {
  14759. case 1:
  14760. return 438; /* hwwitlba */
  14761. case 3:
  14762. return 434; /* ritlb0 */
  14763. case 4:
  14764. if (Field_t_Slot_inst_get (insn) == 0)
  14765. return 432; /* iitlb */
  14766. break;
  14767. case 5:
  14768. return 433; /* pitlb */
  14769. case 6:
  14770. return 436; /* witlb */
  14771. case 7:
  14772. return 435; /* ritlb1 */
  14773. case 9:
  14774. return 439; /* hwwdtlba */
  14775. case 11:
  14776. return 429; /* rdtlb0 */
  14777. case 12:
  14778. if (Field_t_Slot_inst_get (insn) == 0)
  14779. return 427; /* idtlb */
  14780. break;
  14781. case 13:
  14782. return 428; /* pdtlb */
  14783. case 14:
  14784. return 431; /* wdtlb */
  14785. case 15:
  14786. return 430; /* rdtlb1 */
  14787. }
  14788. break;
  14789. case 6:
  14790. switch (Field_s_Slot_inst_get (insn))
  14791. {
  14792. case 0:
  14793. return 95; /* neg */
  14794. case 1:
  14795. return 96; /* abs */
  14796. }
  14797. break;
  14798. case 8:
  14799. return 41; /* add */
  14800. case 9:
  14801. return 43; /* addx2 */
  14802. case 10:
  14803. return 44; /* addx4 */
  14804. case 11:
  14805. return 45; /* addx8 */
  14806. case 12:
  14807. return 42; /* sub */
  14808. case 13:
  14809. return 46; /* subx2 */
  14810. case 14:
  14811. return 47; /* subx4 */
  14812. case 15:
  14813. return 48; /* subx8 */
  14814. }
  14815. break;
  14816. case 1:
  14817. switch (Field_op2_Slot_inst_get (insn))
  14818. {
  14819. case 0:
  14820. case 1:
  14821. return 111; /* slli */
  14822. case 2:
  14823. case 3:
  14824. return 112; /* srai */
  14825. case 4:
  14826. return 113; /* srli */
  14827. case 6:
  14828. switch (Field_sr_Slot_inst_get (insn))
  14829. {
  14830. case 0:
  14831. return 129; /* xsr.lbeg */
  14832. case 1:
  14833. return 123; /* xsr.lend */
  14834. case 2:
  14835. return 126; /* xsr.lcount */
  14836. case 3:
  14837. return 132; /* xsr.sar */
  14838. case 4:
  14839. return 377; /* xsr.br */
  14840. case 5:
  14841. return 135; /* xsr.litbase */
  14842. case 12:
  14843. return 456; /* xsr.scompare1 */
  14844. case 16:
  14845. return 312; /* xsr.acclo */
  14846. case 17:
  14847. return 315; /* xsr.acchi */
  14848. case 32:
  14849. return 300; /* xsr.m0 */
  14850. case 33:
  14851. return 303; /* xsr.m1 */
  14852. case 34:
  14853. return 306; /* xsr.m2 */
  14854. case 35:
  14855. return 309; /* xsr.m3 */
  14856. case 72:
  14857. return 22; /* xsr.windowbase */
  14858. case 73:
  14859. return 25; /* xsr.windowstart */
  14860. case 83:
  14861. return 417; /* xsr.ptevaddr */
  14862. case 90:
  14863. return 420; /* xsr.rasid */
  14864. case 91:
  14865. return 423; /* xsr.itlbcfg */
  14866. case 92:
  14867. return 426; /* xsr.dtlbcfg */
  14868. case 96:
  14869. return 346; /* xsr.ibreakenable */
  14870. case 104:
  14871. return 358; /* xsr.ddr */
  14872. case 128:
  14873. return 340; /* xsr.ibreaka0 */
  14874. case 129:
  14875. return 343; /* xsr.ibreaka1 */
  14876. case 144:
  14877. return 328; /* xsr.dbreaka0 */
  14878. case 145:
  14879. return 334; /* xsr.dbreaka1 */
  14880. case 160:
  14881. return 331; /* xsr.dbreakc0 */
  14882. case 161:
  14883. return 337; /* xsr.dbreakc1 */
  14884. case 177:
  14885. return 143; /* xsr.epc1 */
  14886. case 178:
  14887. return 149; /* xsr.epc2 */
  14888. case 179:
  14889. return 155; /* xsr.epc3 */
  14890. case 180:
  14891. return 161; /* xsr.epc4 */
  14892. case 181:
  14893. return 167; /* xsr.epc5 */
  14894. case 182:
  14895. return 173; /* xsr.epc6 */
  14896. case 183:
  14897. return 179; /* xsr.epc7 */
  14898. case 192:
  14899. return 206; /* xsr.depc */
  14900. case 194:
  14901. return 185; /* xsr.eps2 */
  14902. case 195:
  14903. return 188; /* xsr.eps3 */
  14904. case 196:
  14905. return 191; /* xsr.eps4 */
  14906. case 197:
  14907. return 194; /* xsr.eps5 */
  14908. case 198:
  14909. return 197; /* xsr.eps6 */
  14910. case 199:
  14911. return 200; /* xsr.eps7 */
  14912. case 209:
  14913. return 146; /* xsr.excsave1 */
  14914. case 210:
  14915. return 152; /* xsr.excsave2 */
  14916. case 211:
  14917. return 158; /* xsr.excsave3 */
  14918. case 212:
  14919. return 164; /* xsr.excsave4 */
  14920. case 213:
  14921. return 170; /* xsr.excsave5 */
  14922. case 214:
  14923. return 176; /* xsr.excsave6 */
  14924. case 215:
  14925. return 182; /* xsr.excsave7 */
  14926. case 224:
  14927. return 442; /* xsr.cpenable */
  14928. case 228:
  14929. return 323; /* xsr.intenable */
  14930. case 230:
  14931. return 140; /* xsr.ps */
  14932. case 231:
  14933. return 225; /* xsr.vecbase */
  14934. case 232:
  14935. return 209; /* xsr.exccause */
  14936. case 233:
  14937. return 349; /* xsr.debugcause */
  14938. case 234:
  14939. return 380; /* xsr.ccount */
  14940. case 236:
  14941. return 352; /* xsr.icount */
  14942. case 237:
  14943. return 355; /* xsr.icountlevel */
  14944. case 238:
  14945. return 203; /* xsr.excvaddr */
  14946. case 240:
  14947. return 383; /* xsr.ccompare0 */
  14948. case 241:
  14949. return 386; /* xsr.ccompare1 */
  14950. case 242:
  14951. return 389; /* xsr.ccompare2 */
  14952. case 244:
  14953. return 212; /* xsr.misc0 */
  14954. case 245:
  14955. return 215; /* xsr.misc1 */
  14956. case 246:
  14957. return 218; /* xsr.misc2 */
  14958. case 247:
  14959. return 221; /* xsr.misc3 */
  14960. }
  14961. break;
  14962. case 8:
  14963. return 108; /* src */
  14964. case 9:
  14965. if (Field_s_Slot_inst_get (insn) == 0)
  14966. return 109; /* srl */
  14967. break;
  14968. case 10:
  14969. if (Field_t_Slot_inst_get (insn) == 0)
  14970. return 107; /* sll */
  14971. break;
  14972. case 11:
  14973. if (Field_s_Slot_inst_get (insn) == 0)
  14974. return 110; /* sra */
  14975. break;
  14976. case 12:
  14977. return 296; /* mul16u */
  14978. case 13:
  14979. return 297; /* mul16s */
  14980. case 15:
  14981. switch (Field_r_Slot_inst_get (insn))
  14982. {
  14983. case 0:
  14984. return 396; /* lict */
  14985. case 1:
  14986. return 398; /* sict */
  14987. case 2:
  14988. return 397; /* licw */
  14989. case 3:
  14990. return 399; /* sicw */
  14991. case 8:
  14992. return 414; /* ldct */
  14993. case 9:
  14994. return 413; /* sdct */
  14995. case 14:
  14996. if (Field_t_Slot_inst_get (insn) == 0)
  14997. return 359; /* rfdo */
  14998. if (Field_t_Slot_inst_get (insn) == 1)
  14999. return 360; /* rfdd */
  15000. break;
  15001. case 15:
  15002. return 437; /* ldpte */
  15003. }
  15004. break;
  15005. }
  15006. break;
  15007. case 2:
  15008. switch (Field_op2_Slot_inst_get (insn))
  15009. {
  15010. case 0:
  15011. return 362; /* andb */
  15012. case 1:
  15013. return 363; /* andbc */
  15014. case 2:
  15015. return 364; /* orb */
  15016. case 3:
  15017. return 365; /* orbc */
  15018. case 4:
  15019. return 366; /* xorb */
  15020. case 8:
  15021. return 461; /* mull */
  15022. case 10:
  15023. return 462; /* muluh */
  15024. case 11:
  15025. return 463; /* mulsh */
  15026. case 12:
  15027. return 457; /* quou */
  15028. case 13:
  15029. return 458; /* quos */
  15030. case 14:
  15031. return 459; /* remu */
  15032. case 15:
  15033. return 460; /* rems */
  15034. }
  15035. break;
  15036. case 3:
  15037. switch (Field_op2_Slot_inst_get (insn))
  15038. {
  15039. case 0:
  15040. switch (Field_sr_Slot_inst_get (insn))
  15041. {
  15042. case 0:
  15043. return 127; /* rsr.lbeg */
  15044. case 1:
  15045. return 121; /* rsr.lend */
  15046. case 2:
  15047. return 124; /* rsr.lcount */
  15048. case 3:
  15049. return 130; /* rsr.sar */
  15050. case 4:
  15051. return 375; /* rsr.br */
  15052. case 5:
  15053. return 133; /* rsr.litbase */
  15054. case 12:
  15055. return 454; /* rsr.scompare1 */
  15056. case 16:
  15057. return 310; /* rsr.acclo */
  15058. case 17:
  15059. return 313; /* rsr.acchi */
  15060. case 32:
  15061. return 298; /* rsr.m0 */
  15062. case 33:
  15063. return 301; /* rsr.m1 */
  15064. case 34:
  15065. return 304; /* rsr.m2 */
  15066. case 35:
  15067. return 307; /* rsr.m3 */
  15068. case 72:
  15069. return 20; /* rsr.windowbase */
  15070. case 73:
  15071. return 23; /* rsr.windowstart */
  15072. case 83:
  15073. return 416; /* rsr.ptevaddr */
  15074. case 90:
  15075. return 418; /* rsr.rasid */
  15076. case 91:
  15077. return 421; /* rsr.itlbcfg */
  15078. case 92:
  15079. return 424; /* rsr.dtlbcfg */
  15080. case 96:
  15081. return 344; /* rsr.ibreakenable */
  15082. case 104:
  15083. return 356; /* rsr.ddr */
  15084. case 128:
  15085. return 338; /* rsr.ibreaka0 */
  15086. case 129:
  15087. return 341; /* rsr.ibreaka1 */
  15088. case 144:
  15089. return 326; /* rsr.dbreaka0 */
  15090. case 145:
  15091. return 332; /* rsr.dbreaka1 */
  15092. case 160:
  15093. return 329; /* rsr.dbreakc0 */
  15094. case 161:
  15095. return 335; /* rsr.dbreakc1 */
  15096. case 176:
  15097. return 136; /* rsr.176 */
  15098. case 177:
  15099. return 141; /* rsr.epc1 */
  15100. case 178:
  15101. return 147; /* rsr.epc2 */
  15102. case 179:
  15103. return 153; /* rsr.epc3 */
  15104. case 180:
  15105. return 159; /* rsr.epc4 */
  15106. case 181:
  15107. return 165; /* rsr.epc5 */
  15108. case 182:
  15109. return 171; /* rsr.epc6 */
  15110. case 183:
  15111. return 177; /* rsr.epc7 */
  15112. case 192:
  15113. return 204; /* rsr.depc */
  15114. case 194:
  15115. return 183; /* rsr.eps2 */
  15116. case 195:
  15117. return 186; /* rsr.eps3 */
  15118. case 196:
  15119. return 189; /* rsr.eps4 */
  15120. case 197:
  15121. return 192; /* rsr.eps5 */
  15122. case 198:
  15123. return 195; /* rsr.eps6 */
  15124. case 199:
  15125. return 198; /* rsr.eps7 */
  15126. case 208:
  15127. return 137; /* rsr.208 */
  15128. case 209:
  15129. return 144; /* rsr.excsave1 */
  15130. case 210:
  15131. return 150; /* rsr.excsave2 */
  15132. case 211:
  15133. return 156; /* rsr.excsave3 */
  15134. case 212:
  15135. return 162; /* rsr.excsave4 */
  15136. case 213:
  15137. return 168; /* rsr.excsave5 */
  15138. case 214:
  15139. return 174; /* rsr.excsave6 */
  15140. case 215:
  15141. return 180; /* rsr.excsave7 */
  15142. case 224:
  15143. return 440; /* rsr.cpenable */
  15144. case 226:
  15145. return 318; /* rsr.interrupt */
  15146. case 228:
  15147. return 321; /* rsr.intenable */
  15148. case 230:
  15149. return 138; /* rsr.ps */
  15150. case 231:
  15151. return 223; /* rsr.vecbase */
  15152. case 232:
  15153. return 207; /* rsr.exccause */
  15154. case 233:
  15155. return 347; /* rsr.debugcause */
  15156. case 234:
  15157. return 378; /* rsr.ccount */
  15158. case 235:
  15159. return 222; /* rsr.prid */
  15160. case 236:
  15161. return 350; /* rsr.icount */
  15162. case 237:
  15163. return 353; /* rsr.icountlevel */
  15164. case 238:
  15165. return 201; /* rsr.excvaddr */
  15166. case 240:
  15167. return 381; /* rsr.ccompare0 */
  15168. case 241:
  15169. return 384; /* rsr.ccompare1 */
  15170. case 242:
  15171. return 387; /* rsr.ccompare2 */
  15172. case 244:
  15173. return 210; /* rsr.misc0 */
  15174. case 245:
  15175. return 213; /* rsr.misc1 */
  15176. case 246:
  15177. return 216; /* rsr.misc2 */
  15178. case 247:
  15179. return 219; /* rsr.misc3 */
  15180. }
  15181. break;
  15182. case 1:
  15183. switch (Field_sr_Slot_inst_get (insn))
  15184. {
  15185. case 0:
  15186. return 128; /* wsr.lbeg */
  15187. case 1:
  15188. return 122; /* wsr.lend */
  15189. case 2:
  15190. return 125; /* wsr.lcount */
  15191. case 3:
  15192. return 131; /* wsr.sar */
  15193. case 4:
  15194. return 376; /* wsr.br */
  15195. case 5:
  15196. return 134; /* wsr.litbase */
  15197. case 12:
  15198. return 455; /* wsr.scompare1 */
  15199. case 16:
  15200. return 311; /* wsr.acclo */
  15201. case 17:
  15202. return 314; /* wsr.acchi */
  15203. case 32:
  15204. return 299; /* wsr.m0 */
  15205. case 33:
  15206. return 302; /* wsr.m1 */
  15207. case 34:
  15208. return 305; /* wsr.m2 */
  15209. case 35:
  15210. return 308; /* wsr.m3 */
  15211. case 72:
  15212. return 21; /* wsr.windowbase */
  15213. case 73:
  15214. return 24; /* wsr.windowstart */
  15215. case 83:
  15216. return 415; /* wsr.ptevaddr */
  15217. case 89:
  15218. return 361; /* wsr.mmid */
  15219. case 90:
  15220. return 419; /* wsr.rasid */
  15221. case 91:
  15222. return 422; /* wsr.itlbcfg */
  15223. case 92:
  15224. return 425; /* wsr.dtlbcfg */
  15225. case 96:
  15226. return 345; /* wsr.ibreakenable */
  15227. case 104:
  15228. return 357; /* wsr.ddr */
  15229. case 128:
  15230. return 339; /* wsr.ibreaka0 */
  15231. case 129:
  15232. return 342; /* wsr.ibreaka1 */
  15233. case 144:
  15234. return 327; /* wsr.dbreaka0 */
  15235. case 145:
  15236. return 333; /* wsr.dbreaka1 */
  15237. case 160:
  15238. return 330; /* wsr.dbreakc0 */
  15239. case 161:
  15240. return 336; /* wsr.dbreakc1 */
  15241. case 177:
  15242. return 142; /* wsr.epc1 */
  15243. case 178:
  15244. return 148; /* wsr.epc2 */
  15245. case 179:
  15246. return 154; /* wsr.epc3 */
  15247. case 180:
  15248. return 160; /* wsr.epc4 */
  15249. case 181:
  15250. return 166; /* wsr.epc5 */
  15251. case 182:
  15252. return 172; /* wsr.epc6 */
  15253. case 183:
  15254. return 178; /* wsr.epc7 */
  15255. case 192:
  15256. return 205; /* wsr.depc */
  15257. case 194:
  15258. return 184; /* wsr.eps2 */
  15259. case 195:
  15260. return 187; /* wsr.eps3 */
  15261. case 196:
  15262. return 190; /* wsr.eps4 */
  15263. case 197:
  15264. return 193; /* wsr.eps5 */
  15265. case 198:
  15266. return 196; /* wsr.eps6 */
  15267. case 199:
  15268. return 199; /* wsr.eps7 */
  15269. case 209:
  15270. return 145; /* wsr.excsave1 */
  15271. case 210:
  15272. return 151; /* wsr.excsave2 */
  15273. case 211:
  15274. return 157; /* wsr.excsave3 */
  15275. case 212:
  15276. return 163; /* wsr.excsave4 */
  15277. case 213:
  15278. return 169; /* wsr.excsave5 */
  15279. case 214:
  15280. return 175; /* wsr.excsave6 */
  15281. case 215:
  15282. return 181; /* wsr.excsave7 */
  15283. case 224:
  15284. return 441; /* wsr.cpenable */
  15285. case 226:
  15286. return 319; /* wsr.intset */
  15287. case 227:
  15288. return 320; /* wsr.intclear */
  15289. case 228:
  15290. return 322; /* wsr.intenable */
  15291. case 230:
  15292. return 139; /* wsr.ps */
  15293. case 231:
  15294. return 224; /* wsr.vecbase */
  15295. case 232:
  15296. return 208; /* wsr.exccause */
  15297. case 233:
  15298. return 348; /* wsr.debugcause */
  15299. case 234:
  15300. return 379; /* wsr.ccount */
  15301. case 236:
  15302. return 351; /* wsr.icount */
  15303. case 237:
  15304. return 354; /* wsr.icountlevel */
  15305. case 238:
  15306. return 202; /* wsr.excvaddr */
  15307. case 240:
  15308. return 382; /* wsr.ccompare0 */
  15309. case 241:
  15310. return 385; /* wsr.ccompare1 */
  15311. case 242:
  15312. return 388; /* wsr.ccompare2 */
  15313. case 244:
  15314. return 211; /* wsr.misc0 */
  15315. case 245:
  15316. return 214; /* wsr.misc1 */
  15317. case 246:
  15318. return 217; /* wsr.misc2 */
  15319. case 247:
  15320. return 220; /* wsr.misc3 */
  15321. }
  15322. break;
  15323. case 2:
  15324. return 450; /* sext */
  15325. case 3:
  15326. return 443; /* clamps */
  15327. case 4:
  15328. return 444; /* min */
  15329. case 5:
  15330. return 445; /* max */
  15331. case 6:
  15332. return 446; /* minu */
  15333. case 7:
  15334. return 447; /* maxu */
  15335. case 8:
  15336. return 91; /* moveqz */
  15337. case 9:
  15338. return 92; /* movnez */
  15339. case 10:
  15340. return 93; /* movltz */
  15341. case 11:
  15342. return 94; /* movgez */
  15343. case 12:
  15344. return 373; /* movf */
  15345. case 13:
  15346. return 374; /* movt */
  15347. case 14:
  15348. switch (Field_st_Slot_inst_get (insn))
  15349. {
  15350. case 231:
  15351. return 37; /* rur.threadptr */
  15352. case 232:
  15353. return 464; /* rur.fcr */
  15354. case 233:
  15355. return 466; /* rur.fsr */
  15356. }
  15357. break;
  15358. case 15:
  15359. switch (Field_sr_Slot_inst_get (insn))
  15360. {
  15361. case 231:
  15362. return 38; /* wur.threadptr */
  15363. case 232:
  15364. return 465; /* wur.fcr */
  15365. case 233:
  15366. return 467; /* wur.fsr */
  15367. }
  15368. break;
  15369. }
  15370. break;
  15371. case 4:
  15372. case 5:
  15373. return 78; /* extui */
  15374. case 8:
  15375. switch (Field_op2_Slot_inst_get (insn))
  15376. {
  15377. case 0:
  15378. return 500; /* lsx */
  15379. case 1:
  15380. return 501; /* lsxu */
  15381. case 4:
  15382. return 504; /* ssx */
  15383. case 5:
  15384. return 505; /* ssxu */
  15385. }
  15386. break;
  15387. case 9:
  15388. switch (Field_op2_Slot_inst_get (insn))
  15389. {
  15390. case 0:
  15391. return 18; /* l32e */
  15392. case 4:
  15393. return 19; /* s32e */
  15394. }
  15395. break;
  15396. case 10:
  15397. switch (Field_op2_Slot_inst_get (insn))
  15398. {
  15399. case 0:
  15400. return 468; /* add.s */
  15401. case 1:
  15402. return 469; /* sub.s */
  15403. case 2:
  15404. return 470; /* mul.s */
  15405. case 4:
  15406. return 471; /* madd.s */
  15407. case 5:
  15408. return 472; /* msub.s */
  15409. case 8:
  15410. return 491; /* round.s */
  15411. case 9:
  15412. return 494; /* trunc.s */
  15413. case 10:
  15414. return 493; /* floor.s */
  15415. case 11:
  15416. return 492; /* ceil.s */
  15417. case 12:
  15418. return 489; /* float.s */
  15419. case 13:
  15420. return 490; /* ufloat.s */
  15421. case 14:
  15422. return 495; /* utrunc.s */
  15423. case 15:
  15424. switch (Field_t_Slot_inst_get (insn))
  15425. {
  15426. case 0:
  15427. return 480; /* mov.s */
  15428. case 1:
  15429. return 479; /* abs.s */
  15430. case 4:
  15431. return 496; /* rfr */
  15432. case 5:
  15433. return 497; /* wfr */
  15434. case 6:
  15435. return 481; /* neg.s */
  15436. }
  15437. break;
  15438. }
  15439. break;
  15440. case 11:
  15441. switch (Field_op2_Slot_inst_get (insn))
  15442. {
  15443. case 1:
  15444. return 482; /* un.s */
  15445. case 2:
  15446. return 483; /* oeq.s */
  15447. case 3:
  15448. return 484; /* ueq.s */
  15449. case 4:
  15450. return 485; /* olt.s */
  15451. case 5:
  15452. return 486; /* ult.s */
  15453. case 6:
  15454. return 487; /* ole.s */
  15455. case 7:
  15456. return 488; /* ule.s */
  15457. case 8:
  15458. return 475; /* moveqz.s */
  15459. case 9:
  15460. return 476; /* movnez.s */
  15461. case 10:
  15462. return 477; /* movltz.s */
  15463. case 11:
  15464. return 478; /* movgez.s */
  15465. case 12:
  15466. return 473; /* movf.s */
  15467. case 13:
  15468. return 474; /* movt.s */
  15469. }
  15470. break;
  15471. }
  15472. break;
  15473. case 1:
  15474. return 85; /* l32r */
  15475. case 2:
  15476. switch (Field_r_Slot_inst_get (insn))
  15477. {
  15478. case 0:
  15479. return 86; /* l8ui */
  15480. case 1:
  15481. return 82; /* l16ui */
  15482. case 2:
  15483. return 84; /* l32i */
  15484. case 4:
  15485. return 101; /* s8i */
  15486. case 5:
  15487. return 99; /* s16i */
  15488. case 6:
  15489. return 100; /* s32i */
  15490. case 7:
  15491. switch (Field_t_Slot_inst_get (insn))
  15492. {
  15493. case 0:
  15494. return 406; /* dpfr */
  15495. case 1:
  15496. return 407; /* dpfw */
  15497. case 2:
  15498. return 408; /* dpfro */
  15499. case 3:
  15500. return 409; /* dpfwo */
  15501. case 4:
  15502. return 400; /* dhwb */
  15503. case 5:
  15504. return 401; /* dhwbi */
  15505. case 6:
  15506. return 404; /* dhi */
  15507. case 7:
  15508. return 405; /* dii */
  15509. case 8:
  15510. switch (Field_op1_Slot_inst_get (insn))
  15511. {
  15512. case 0:
  15513. return 410; /* dpfl */
  15514. case 2:
  15515. return 411; /* dhu */
  15516. case 3:
  15517. return 412; /* diu */
  15518. case 4:
  15519. return 402; /* diwb */
  15520. case 5:
  15521. return 403; /* diwbi */
  15522. }
  15523. break;
  15524. case 12:
  15525. return 390; /* ipf */
  15526. case 13:
  15527. switch (Field_op1_Slot_inst_get (insn))
  15528. {
  15529. case 0:
  15530. return 392; /* ipfl */
  15531. case 2:
  15532. return 393; /* ihu */
  15533. case 3:
  15534. return 394; /* iiu */
  15535. }
  15536. break;
  15537. case 14:
  15538. return 391; /* ihi */
  15539. case 15:
  15540. return 395; /* iii */
  15541. }
  15542. break;
  15543. case 9:
  15544. return 83; /* l16si */
  15545. case 10:
  15546. return 90; /* movi */
  15547. case 11:
  15548. return 451; /* l32ai */
  15549. case 12:
  15550. return 39; /* addi */
  15551. case 13:
  15552. return 40; /* addmi */
  15553. case 14:
  15554. return 453; /* s32c1i */
  15555. case 15:
  15556. return 452; /* s32ri */
  15557. }
  15558. break;
  15559. case 3:
  15560. switch (Field_r_Slot_inst_get (insn))
  15561. {
  15562. case 0:
  15563. return 498; /* lsi */
  15564. case 4:
  15565. return 502; /* ssi */
  15566. case 8:
  15567. return 499; /* lsiu */
  15568. case 12:
  15569. return 503; /* ssiu */
  15570. }
  15571. break;
  15572. case 4:
  15573. switch (Field_op2_Slot_inst_get (insn))
  15574. {
  15575. case 0:
  15576. switch (Field_op1_Slot_inst_get (insn))
  15577. {
  15578. case 8:
  15579. if (Field_t3_Slot_inst_get (insn) == 0 &&
  15580. Field_tlo_Slot_inst_get (insn) == 0 &&
  15581. Field_r3_Slot_inst_get (insn) == 0)
  15582. return 287; /* mula.dd.ll.ldinc */
  15583. break;
  15584. case 9:
  15585. if (Field_t3_Slot_inst_get (insn) == 0 &&
  15586. Field_tlo_Slot_inst_get (insn) == 0 &&
  15587. Field_r3_Slot_inst_get (insn) == 0)
  15588. return 289; /* mula.dd.hl.ldinc */
  15589. break;
  15590. case 10:
  15591. if (Field_t3_Slot_inst_get (insn) == 0 &&
  15592. Field_tlo_Slot_inst_get (insn) == 0 &&
  15593. Field_r3_Slot_inst_get (insn) == 0)
  15594. return 291; /* mula.dd.lh.ldinc */
  15595. break;
  15596. case 11:
  15597. if (Field_t3_Slot_inst_get (insn) == 0 &&
  15598. Field_tlo_Slot_inst_get (insn) == 0 &&
  15599. Field_r3_Slot_inst_get (insn) == 0)
  15600. return 293; /* mula.dd.hh.ldinc */
  15601. break;
  15602. }
  15603. break;
  15604. case 1:
  15605. switch (Field_op1_Slot_inst_get (insn))
  15606. {
  15607. case 8:
  15608. if (Field_t3_Slot_inst_get (insn) == 0 &&
  15609. Field_tlo_Slot_inst_get (insn) == 0 &&
  15610. Field_r3_Slot_inst_get (insn) == 0)
  15611. return 286; /* mula.dd.ll.lddec */
  15612. break;
  15613. case 9:
  15614. if (Field_t3_Slot_inst_get (insn) == 0 &&
  15615. Field_tlo_Slot_inst_get (insn) == 0 &&
  15616. Field_r3_Slot_inst_get (insn) == 0)
  15617. return 288; /* mula.dd.hl.lddec */
  15618. break;
  15619. case 10:
  15620. if (Field_t3_Slot_inst_get (insn) == 0 &&
  15621. Field_tlo_Slot_inst_get (insn) == 0 &&
  15622. Field_r3_Slot_inst_get (insn) == 0)
  15623. return 290; /* mula.dd.lh.lddec */
  15624. break;
  15625. case 11:
  15626. if (Field_t3_Slot_inst_get (insn) == 0 &&
  15627. Field_tlo_Slot_inst_get (insn) == 0 &&
  15628. Field_r3_Slot_inst_get (insn) == 0)
  15629. return 292; /* mula.dd.hh.lddec */
  15630. break;
  15631. }
  15632. break;
  15633. case 2:
  15634. switch (Field_op1_Slot_inst_get (insn))
  15635. {
  15636. case 4:
  15637. if (Field_s_Slot_inst_get (insn) == 0 &&
  15638. Field_w_Slot_inst_get (insn) == 0 &&
  15639. Field_r3_Slot_inst_get (insn) == 0 &&
  15640. Field_t3_Slot_inst_get (insn) == 0 &&
  15641. Field_tlo_Slot_inst_get (insn) == 0)
  15642. return 242; /* mul.dd.ll */
  15643. break;
  15644. case 5:
  15645. if (Field_s_Slot_inst_get (insn) == 0 &&
  15646. Field_w_Slot_inst_get (insn) == 0 &&
  15647. Field_r3_Slot_inst_get (insn) == 0 &&
  15648. Field_t3_Slot_inst_get (insn) == 0 &&
  15649. Field_tlo_Slot_inst_get (insn) == 0)
  15650. return 243; /* mul.dd.hl */
  15651. break;
  15652. case 6:
  15653. if (Field_s_Slot_inst_get (insn) == 0 &&
  15654. Field_w_Slot_inst_get (insn) == 0 &&
  15655. Field_r3_Slot_inst_get (insn) == 0 &&
  15656. Field_t3_Slot_inst_get (insn) == 0 &&
  15657. Field_tlo_Slot_inst_get (insn) == 0)
  15658. return 244; /* mul.dd.lh */
  15659. break;
  15660. case 7:
  15661. if (Field_s_Slot_inst_get (insn) == 0 &&
  15662. Field_w_Slot_inst_get (insn) == 0 &&
  15663. Field_r3_Slot_inst_get (insn) == 0 &&
  15664. Field_t3_Slot_inst_get (insn) == 0 &&
  15665. Field_tlo_Slot_inst_get (insn) == 0)
  15666. return 245; /* mul.dd.hh */
  15667. break;
  15668. case 8:
  15669. if (Field_s_Slot_inst_get (insn) == 0 &&
  15670. Field_w_Slot_inst_get (insn) == 0 &&
  15671. Field_r3_Slot_inst_get (insn) == 0 &&
  15672. Field_t3_Slot_inst_get (insn) == 0 &&
  15673. Field_tlo_Slot_inst_get (insn) == 0)
  15674. return 270; /* mula.dd.ll */
  15675. break;
  15676. case 9:
  15677. if (Field_s_Slot_inst_get (insn) == 0 &&
  15678. Field_w_Slot_inst_get (insn) == 0 &&
  15679. Field_r3_Slot_inst_get (insn) == 0 &&
  15680. Field_t3_Slot_inst_get (insn) == 0 &&
  15681. Field_tlo_Slot_inst_get (insn) == 0)
  15682. return 271; /* mula.dd.hl */
  15683. break;
  15684. case 10:
  15685. if (Field_s_Slot_inst_get (insn) == 0 &&
  15686. Field_w_Slot_inst_get (insn) == 0 &&
  15687. Field_r3_Slot_inst_get (insn) == 0 &&
  15688. Field_t3_Slot_inst_get (insn) == 0 &&
  15689. Field_tlo_Slot_inst_get (insn) == 0)
  15690. return 272; /* mula.dd.lh */
  15691. break;
  15692. case 11:
  15693. if (Field_s_Slot_inst_get (insn) == 0 &&
  15694. Field_w_Slot_inst_get (insn) == 0 &&
  15695. Field_r3_Slot_inst_get (insn) == 0 &&
  15696. Field_t3_Slot_inst_get (insn) == 0 &&
  15697. Field_tlo_Slot_inst_get (insn) == 0)
  15698. return 273; /* mula.dd.hh */
  15699. break;
  15700. case 12:
  15701. if (Field_s_Slot_inst_get (insn) == 0 &&
  15702. Field_w_Slot_inst_get (insn) == 0 &&
  15703. Field_r3_Slot_inst_get (insn) == 0 &&
  15704. Field_t3_Slot_inst_get (insn) == 0 &&
  15705. Field_tlo_Slot_inst_get (insn) == 0)
  15706. return 274; /* muls.dd.ll */
  15707. break;
  15708. case 13:
  15709. if (Field_s_Slot_inst_get (insn) == 0 &&
  15710. Field_w_Slot_inst_get (insn) == 0 &&
  15711. Field_r3_Slot_inst_get (insn) == 0 &&
  15712. Field_t3_Slot_inst_get (insn) == 0 &&
  15713. Field_tlo_Slot_inst_get (insn) == 0)
  15714. return 275; /* muls.dd.hl */
  15715. break;
  15716. case 14:
  15717. if (Field_s_Slot_inst_get (insn) == 0 &&
  15718. Field_w_Slot_inst_get (insn) == 0 &&
  15719. Field_r3_Slot_inst_get (insn) == 0 &&
  15720. Field_t3_Slot_inst_get (insn) == 0 &&
  15721. Field_tlo_Slot_inst_get (insn) == 0)
  15722. return 276; /* muls.dd.lh */
  15723. break;
  15724. case 15:
  15725. if (Field_s_Slot_inst_get (insn) == 0 &&
  15726. Field_w_Slot_inst_get (insn) == 0 &&
  15727. Field_r3_Slot_inst_get (insn) == 0 &&
  15728. Field_t3_Slot_inst_get (insn) == 0 &&
  15729. Field_tlo_Slot_inst_get (insn) == 0)
  15730. return 277; /* muls.dd.hh */
  15731. break;
  15732. }
  15733. break;
  15734. case 3:
  15735. switch (Field_op1_Slot_inst_get (insn))
  15736. {
  15737. case 4:
  15738. if (Field_r_Slot_inst_get (insn) == 0 &&
  15739. Field_t3_Slot_inst_get (insn) == 0 &&
  15740. Field_tlo_Slot_inst_get (insn) == 0)
  15741. return 234; /* mul.ad.ll */
  15742. break;
  15743. case 5:
  15744. if (Field_r_Slot_inst_get (insn) == 0 &&
  15745. Field_t3_Slot_inst_get (insn) == 0 &&
  15746. Field_tlo_Slot_inst_get (insn) == 0)
  15747. return 235; /* mul.ad.hl */
  15748. break;
  15749. case 6:
  15750. if (Field_r_Slot_inst_get (insn) == 0 &&
  15751. Field_t3_Slot_inst_get (insn) == 0 &&
  15752. Field_tlo_Slot_inst_get (insn) == 0)
  15753. return 236; /* mul.ad.lh */
  15754. break;
  15755. case 7:
  15756. if (Field_r_Slot_inst_get (insn) == 0 &&
  15757. Field_t3_Slot_inst_get (insn) == 0 &&
  15758. Field_tlo_Slot_inst_get (insn) == 0)
  15759. return 237; /* mul.ad.hh */
  15760. break;
  15761. case 8:
  15762. if (Field_r_Slot_inst_get (insn) == 0 &&
  15763. Field_t3_Slot_inst_get (insn) == 0 &&
  15764. Field_tlo_Slot_inst_get (insn) == 0)
  15765. return 254; /* mula.ad.ll */
  15766. break;
  15767. case 9:
  15768. if (Field_r_Slot_inst_get (insn) == 0 &&
  15769. Field_t3_Slot_inst_get (insn) == 0 &&
  15770. Field_tlo_Slot_inst_get (insn) == 0)
  15771. return 255; /* mula.ad.hl */
  15772. break;
  15773. case 10:
  15774. if (Field_r_Slot_inst_get (insn) == 0 &&
  15775. Field_t3_Slot_inst_get (insn) == 0 &&
  15776. Field_tlo_Slot_inst_get (insn) == 0)
  15777. return 256; /* mula.ad.lh */
  15778. break;
  15779. case 11:
  15780. if (Field_r_Slot_inst_get (insn) == 0 &&
  15781. Field_t3_Slot_inst_get (insn) == 0 &&
  15782. Field_tlo_Slot_inst_get (insn) == 0)
  15783. return 257; /* mula.ad.hh */
  15784. break;
  15785. case 12:
  15786. if (Field_r_Slot_inst_get (insn) == 0 &&
  15787. Field_t3_Slot_inst_get (insn) == 0 &&
  15788. Field_tlo_Slot_inst_get (insn) == 0)
  15789. return 258; /* muls.ad.ll */
  15790. break;
  15791. case 13:
  15792. if (Field_r_Slot_inst_get (insn) == 0 &&
  15793. Field_t3_Slot_inst_get (insn) == 0 &&
  15794. Field_tlo_Slot_inst_get (insn) == 0)
  15795. return 259; /* muls.ad.hl */
  15796. break;
  15797. case 14:
  15798. if (Field_r_Slot_inst_get (insn) == 0 &&
  15799. Field_t3_Slot_inst_get (insn) == 0 &&
  15800. Field_tlo_Slot_inst_get (insn) == 0)
  15801. return 260; /* muls.ad.lh */
  15802. break;
  15803. case 15:
  15804. if (Field_r_Slot_inst_get (insn) == 0 &&
  15805. Field_t3_Slot_inst_get (insn) == 0 &&
  15806. Field_tlo_Slot_inst_get (insn) == 0)
  15807. return 261; /* muls.ad.hh */
  15808. break;
  15809. }
  15810. break;
  15811. case 4:
  15812. switch (Field_op1_Slot_inst_get (insn))
  15813. {
  15814. case 8:
  15815. if (Field_r3_Slot_inst_get (insn) == 0)
  15816. return 279; /* mula.da.ll.ldinc */
  15817. break;
  15818. case 9:
  15819. if (Field_r3_Slot_inst_get (insn) == 0)
  15820. return 281; /* mula.da.hl.ldinc */
  15821. break;
  15822. case 10:
  15823. if (Field_r3_Slot_inst_get (insn) == 0)
  15824. return 283; /* mula.da.lh.ldinc */
  15825. break;
  15826. case 11:
  15827. if (Field_r3_Slot_inst_get (insn) == 0)
  15828. return 285; /* mula.da.hh.ldinc */
  15829. break;
  15830. }
  15831. break;
  15832. case 5:
  15833. switch (Field_op1_Slot_inst_get (insn))
  15834. {
  15835. case 8:
  15836. if (Field_r3_Slot_inst_get (insn) == 0)
  15837. return 278; /* mula.da.ll.lddec */
  15838. break;
  15839. case 9:
  15840. if (Field_r3_Slot_inst_get (insn) == 0)
  15841. return 280; /* mula.da.hl.lddec */
  15842. break;
  15843. case 10:
  15844. if (Field_r3_Slot_inst_get (insn) == 0)
  15845. return 282; /* mula.da.lh.lddec */
  15846. break;
  15847. case 11:
  15848. if (Field_r3_Slot_inst_get (insn) == 0)
  15849. return 284; /* mula.da.hh.lddec */
  15850. break;
  15851. }
  15852. break;
  15853. case 6:
  15854. switch (Field_op1_Slot_inst_get (insn))
  15855. {
  15856. case 4:
  15857. if (Field_s_Slot_inst_get (insn) == 0 &&
  15858. Field_w_Slot_inst_get (insn) == 0 &&
  15859. Field_r3_Slot_inst_get (insn) == 0)
  15860. return 238; /* mul.da.ll */
  15861. break;
  15862. case 5:
  15863. if (Field_s_Slot_inst_get (insn) == 0 &&
  15864. Field_w_Slot_inst_get (insn) == 0 &&
  15865. Field_r3_Slot_inst_get (insn) == 0)
  15866. return 239; /* mul.da.hl */
  15867. break;
  15868. case 6:
  15869. if (Field_s_Slot_inst_get (insn) == 0 &&
  15870. Field_w_Slot_inst_get (insn) == 0 &&
  15871. Field_r3_Slot_inst_get (insn) == 0)
  15872. return 240; /* mul.da.lh */
  15873. break;
  15874. case 7:
  15875. if (Field_s_Slot_inst_get (insn) == 0 &&
  15876. Field_w_Slot_inst_get (insn) == 0 &&
  15877. Field_r3_Slot_inst_get (insn) == 0)
  15878. return 241; /* mul.da.hh */
  15879. break;
  15880. case 8:
  15881. if (Field_s_Slot_inst_get (insn) == 0 &&
  15882. Field_w_Slot_inst_get (insn) == 0 &&
  15883. Field_r3_Slot_inst_get (insn) == 0)
  15884. return 262; /* mula.da.ll */
  15885. break;
  15886. case 9:
  15887. if (Field_s_Slot_inst_get (insn) == 0 &&
  15888. Field_w_Slot_inst_get (insn) == 0 &&
  15889. Field_r3_Slot_inst_get (insn) == 0)
  15890. return 263; /* mula.da.hl */
  15891. break;
  15892. case 10:
  15893. if (Field_s_Slot_inst_get (insn) == 0 &&
  15894. Field_w_Slot_inst_get (insn) == 0 &&
  15895. Field_r3_Slot_inst_get (insn) == 0)
  15896. return 264; /* mula.da.lh */
  15897. break;
  15898. case 11:
  15899. if (Field_s_Slot_inst_get (insn) == 0 &&
  15900. Field_w_Slot_inst_get (insn) == 0 &&
  15901. Field_r3_Slot_inst_get (insn) == 0)
  15902. return 265; /* mula.da.hh */
  15903. break;
  15904. case 12:
  15905. if (Field_s_Slot_inst_get (insn) == 0 &&
  15906. Field_w_Slot_inst_get (insn) == 0 &&
  15907. Field_r3_Slot_inst_get (insn) == 0)
  15908. return 266; /* muls.da.ll */
  15909. break;
  15910. case 13:
  15911. if (Field_s_Slot_inst_get (insn) == 0 &&
  15912. Field_w_Slot_inst_get (insn) == 0 &&
  15913. Field_r3_Slot_inst_get (insn) == 0)
  15914. return 267; /* muls.da.hl */
  15915. break;
  15916. case 14:
  15917. if (Field_s_Slot_inst_get (insn) == 0 &&
  15918. Field_w_Slot_inst_get (insn) == 0 &&
  15919. Field_r3_Slot_inst_get (insn) == 0)
  15920. return 268; /* muls.da.lh */
  15921. break;
  15922. case 15:
  15923. if (Field_s_Slot_inst_get (insn) == 0 &&
  15924. Field_w_Slot_inst_get (insn) == 0 &&
  15925. Field_r3_Slot_inst_get (insn) == 0)
  15926. return 269; /* muls.da.hh */
  15927. break;
  15928. }
  15929. break;
  15930. case 7:
  15931. switch (Field_op1_Slot_inst_get (insn))
  15932. {
  15933. case 0:
  15934. if (Field_r_Slot_inst_get (insn) == 0)
  15935. return 230; /* umul.aa.ll */
  15936. break;
  15937. case 1:
  15938. if (Field_r_Slot_inst_get (insn) == 0)
  15939. return 231; /* umul.aa.hl */
  15940. break;
  15941. case 2:
  15942. if (Field_r_Slot_inst_get (insn) == 0)
  15943. return 232; /* umul.aa.lh */
  15944. break;
  15945. case 3:
  15946. if (Field_r_Slot_inst_get (insn) == 0)
  15947. return 233; /* umul.aa.hh */
  15948. break;
  15949. case 4:
  15950. if (Field_r_Slot_inst_get (insn) == 0)
  15951. return 226; /* mul.aa.ll */
  15952. break;
  15953. case 5:
  15954. if (Field_r_Slot_inst_get (insn) == 0)
  15955. return 227; /* mul.aa.hl */
  15956. break;
  15957. case 6:
  15958. if (Field_r_Slot_inst_get (insn) == 0)
  15959. return 228; /* mul.aa.lh */
  15960. break;
  15961. case 7:
  15962. if (Field_r_Slot_inst_get (insn) == 0)
  15963. return 229; /* mul.aa.hh */
  15964. break;
  15965. case 8:
  15966. if (Field_r_Slot_inst_get (insn) == 0)
  15967. return 246; /* mula.aa.ll */
  15968. break;
  15969. case 9:
  15970. if (Field_r_Slot_inst_get (insn) == 0)
  15971. return 247; /* mula.aa.hl */
  15972. break;
  15973. case 10:
  15974. if (Field_r_Slot_inst_get (insn) == 0)
  15975. return 248; /* mula.aa.lh */
  15976. break;
  15977. case 11:
  15978. if (Field_r_Slot_inst_get (insn) == 0)
  15979. return 249; /* mula.aa.hh */
  15980. break;
  15981. case 12:
  15982. if (Field_r_Slot_inst_get (insn) == 0)
  15983. return 250; /* muls.aa.ll */
  15984. break;
  15985. case 13:
  15986. if (Field_r_Slot_inst_get (insn) == 0)
  15987. return 251; /* muls.aa.hl */
  15988. break;
  15989. case 14:
  15990. if (Field_r_Slot_inst_get (insn) == 0)
  15991. return 252; /* muls.aa.lh */
  15992. break;
  15993. case 15:
  15994. if (Field_r_Slot_inst_get (insn) == 0)
  15995. return 253; /* muls.aa.hh */
  15996. break;
  15997. }
  15998. break;
  15999. case 8:
  16000. if (Field_op1_Slot_inst_get (insn) == 0 &&
  16001. Field_t_Slot_inst_get (insn) == 0 &&
  16002. Field_rhi_Slot_inst_get (insn) == 0)
  16003. return 295; /* ldinc */
  16004. break;
  16005. case 9:
  16006. if (Field_op1_Slot_inst_get (insn) == 0 &&
  16007. Field_t_Slot_inst_get (insn) == 0 &&
  16008. Field_rhi_Slot_inst_get (insn) == 0)
  16009. return 294; /* lddec */
  16010. break;
  16011. }
  16012. break;
  16013. case 5:
  16014. switch (Field_n_Slot_inst_get (insn))
  16015. {
  16016. case 0:
  16017. return 76; /* call0 */
  16018. case 1:
  16019. return 7; /* call4 */
  16020. case 2:
  16021. return 6; /* call8 */
  16022. case 3:
  16023. return 5; /* call12 */
  16024. }
  16025. break;
  16026. case 6:
  16027. switch (Field_n_Slot_inst_get (insn))
  16028. {
  16029. case 0:
  16030. return 80; /* j */
  16031. case 1:
  16032. switch (Field_m_Slot_inst_get (insn))
  16033. {
  16034. case 0:
  16035. return 72; /* beqz */
  16036. case 1:
  16037. return 73; /* bnez */
  16038. case 2:
  16039. return 75; /* bltz */
  16040. case 3:
  16041. return 74; /* bgez */
  16042. }
  16043. break;
  16044. case 2:
  16045. switch (Field_m_Slot_inst_get (insn))
  16046. {
  16047. case 0:
  16048. return 52; /* beqi */
  16049. case 1:
  16050. return 53; /* bnei */
  16051. case 2:
  16052. return 55; /* blti */
  16053. case 3:
  16054. return 54; /* bgei */
  16055. }
  16056. break;
  16057. case 3:
  16058. switch (Field_m_Slot_inst_get (insn))
  16059. {
  16060. case 0:
  16061. return 11; /* entry */
  16062. case 1:
  16063. switch (Field_r_Slot_inst_get (insn))
  16064. {
  16065. case 0:
  16066. return 371; /* bf */
  16067. case 1:
  16068. return 372; /* bt */
  16069. case 8:
  16070. return 87; /* loop */
  16071. case 9:
  16072. return 88; /* loopnez */
  16073. case 10:
  16074. return 89; /* loopgtz */
  16075. }
  16076. break;
  16077. case 2:
  16078. return 59; /* bltui */
  16079. case 3:
  16080. return 58; /* bgeui */
  16081. }
  16082. break;
  16083. }
  16084. break;
  16085. case 7:
  16086. switch (Field_r_Slot_inst_get (insn))
  16087. {
  16088. case 0:
  16089. return 67; /* bnone */
  16090. case 1:
  16091. return 60; /* beq */
  16092. case 2:
  16093. return 63; /* blt */
  16094. case 3:
  16095. return 65; /* bltu */
  16096. case 4:
  16097. return 68; /* ball */
  16098. case 5:
  16099. return 70; /* bbc */
  16100. case 6:
  16101. case 7:
  16102. return 56; /* bbci */
  16103. case 8:
  16104. return 66; /* bany */
  16105. case 9:
  16106. return 61; /* bne */
  16107. case 10:
  16108. return 62; /* bge */
  16109. case 11:
  16110. return 64; /* bgeu */
  16111. case 12:
  16112. return 69; /* bnall */
  16113. case 13:
  16114. return 71; /* bbs */
  16115. case 14:
  16116. case 15:
  16117. return 57; /* bbsi */
  16118. }
  16119. break;
  16120. }
  16121. return 0;
  16122. }
  16123. static int
  16124. Slot_inst16b_decode (const xtensa_insnbuf insn)
  16125. {
  16126. switch (Field_op0_Slot_inst16b_get (insn))
  16127. {
  16128. case 12:
  16129. switch (Field_i_Slot_inst16b_get (insn))
  16130. {
  16131. case 0:
  16132. return 33; /* movi.n */
  16133. case 1:
  16134. switch (Field_z_Slot_inst16b_get (insn))
  16135. {
  16136. case 0:
  16137. return 28; /* beqz.n */
  16138. case 1:
  16139. return 29; /* bnez.n */
  16140. }
  16141. break;
  16142. }
  16143. break;
  16144. case 13:
  16145. switch (Field_r_Slot_inst16b_get (insn))
  16146. {
  16147. case 0:
  16148. return 32; /* mov.n */
  16149. case 15:
  16150. switch (Field_t_Slot_inst16b_get (insn))
  16151. {
  16152. case 0:
  16153. return 35; /* ret.n */
  16154. case 1:
  16155. return 15; /* retw.n */
  16156. case 2:
  16157. return 325; /* break.n */
  16158. case 3:
  16159. if (Field_s_Slot_inst16b_get (insn) == 0)
  16160. return 34; /* nop.n */
  16161. break;
  16162. case 6:
  16163. if (Field_s_Slot_inst16b_get (insn) == 0)
  16164. return 30; /* ill.n */
  16165. break;
  16166. }
  16167. break;
  16168. }
  16169. break;
  16170. }
  16171. return 0;
  16172. }
  16173. static int
  16174. Slot_inst16a_decode (const xtensa_insnbuf insn)
  16175. {
  16176. switch (Field_op0_Slot_inst16a_get (insn))
  16177. {
  16178. case 8:
  16179. return 31; /* l32i.n */
  16180. case 9:
  16181. return 36; /* s32i.n */
  16182. case 10:
  16183. return 26; /* add.n */
  16184. case 11:
  16185. return 27; /* addi.n */
  16186. }
  16187. return 0;
  16188. }
  16189. static int
  16190. Slot_xt_flix64_slot2_decode (const xtensa_insnbuf insn)
  16191. {
  16192. switch (Field_combined3e2c5767_fld36xt_flix64_slot2_Slot_xt_flix64_slot2_get (insn))
  16193. {
  16194. case 0:
  16195. if (Field_op0_s5_Slot_xt_flix64_slot2_get (insn) == 1)
  16196. return 41; /* add */
  16197. if (Field_op0_s5_Slot_xt_flix64_slot2_get (insn) == 5)
  16198. return 42; /* sub */
  16199. if (Field_op0_s5_Slot_xt_flix64_slot2_get (insn) == 2)
  16200. return 43; /* addx2 */
  16201. if (Field_op0_s5_Slot_xt_flix64_slot2_get (insn) == 3)
  16202. return 49; /* and */
  16203. if (Field_op0_s5_Slot_xt_flix64_slot2_get (insn) == 4)
  16204. return 450; /* sext */
  16205. break;
  16206. case 1:
  16207. if (Field_op0_s5_Slot_xt_flix64_slot2_get (insn) == 1)
  16208. return 27; /* addi.n */
  16209. if (Field_op0_s5_Slot_xt_flix64_slot2_get (insn) == 2)
  16210. return 44; /* addx4 */
  16211. if (Field_op0_s5_Slot_xt_flix64_slot2_get (insn) == 3)
  16212. return 50; /* or */
  16213. if (Field_op0_s5_Slot_xt_flix64_slot2_get (insn) == 5)
  16214. return 51; /* xor */
  16215. if (Field_op0_s5_Slot_xt_flix64_slot2_get (insn) == 4)
  16216. return 113; /* srli */
  16217. break;
  16218. }
  16219. if (Field_combined3e2c5767_fld37xt_flix64_slot2_Slot_xt_flix64_slot2_get (insn) == 0 &&
  16220. Field_op0_s5_Slot_xt_flix64_slot2_get (insn) == 6)
  16221. return 33; /* movi.n */
  16222. if (Field_combined3e2c5767_fld39xt_flix64_slot2_Slot_xt_flix64_slot2_get (insn) == 2 &&
  16223. Field_op0_s5_Slot_xt_flix64_slot2_get (insn) == 6 &&
  16224. Field_combined3e2c5767_fld63xt_flix64_slot2_Slot_xt_flix64_slot2_get (insn) == 0)
  16225. return 32; /* mov.n */
  16226. if (Field_combined3e2c5767_fld41xt_flix64_slot2_Slot_xt_flix64_slot2_get (insn) == 3 &&
  16227. Field_op0_s5_Slot_xt_flix64_slot2_get (insn) == 6 &&
  16228. Field_combined3e2c5767_fld65xt_flix64_slot2_Slot_xt_flix64_slot2_get (insn) == 0)
  16229. return 97; /* nop */
  16230. if (Field_combined3e2c5767_fld42xt_flix64_slot2_Slot_xt_flix64_slot2_get (insn) == 8 &&
  16231. Field_op0_s5_Slot_xt_flix64_slot2_get (insn) == 6 &&
  16232. Field_combined3e2c5767_fld64xt_flix64_slot2_Slot_xt_flix64_slot2_get (insn) == 0)
  16233. return 96; /* abs */
  16234. if (Field_combined3e2c5767_fld44xt_flix64_slot2_Slot_xt_flix64_slot2_get (insn) == 9 &&
  16235. Field_op0_s5_Slot_xt_flix64_slot2_get (insn) == 6 &&
  16236. Field_combined3e2c5767_fld64xt_flix64_slot2_Slot_xt_flix64_slot2_get (insn) == 0)
  16237. return 95; /* neg */
  16238. if (Field_combined3e2c5767_fld45xt_flix64_slot2_Slot_xt_flix64_slot2_get (insn) == 5 &&
  16239. Field_op0_s5_Slot_xt_flix64_slot2_get (insn) == 6 &&
  16240. Field_combined3e2c5767_fld66xt_flix64_slot2_Slot_xt_flix64_slot2_get (insn) == 0)
  16241. return 110; /* sra */
  16242. if (Field_combined3e2c5767_fld47xt_flix64_slot2_Slot_xt_flix64_slot2_get (insn) == 3 &&
  16243. Field_op0_s5_Slot_xt_flix64_slot2_get (insn) == 6 &&
  16244. Field_combined3e2c5767_fld68xt_flix64_slot2_Slot_xt_flix64_slot2_get (insn) == 0)
  16245. return 109; /* srl */
  16246. if (Field_op0_s5_Slot_xt_flix64_slot2_get (insn) == 7)
  16247. return 112; /* srai */
  16248. return 0;
  16249. }
  16250. static int
  16251. Slot_xt_flix64_slot0_decode (const xtensa_insnbuf insn)
  16252. {
  16253. switch (Field_op0_xt_flix64_slot0_Slot_xt_flix64_slot0_get (insn))
  16254. {
  16255. case 0:
  16256. if (Field_combined3e2c5767_fld7_Slot_xt_flix64_slot0_get (insn) == 2)
  16257. return 78; /* extui */
  16258. switch (Field_op1_Slot_xt_flix64_slot0_get (insn))
  16259. {
  16260. case 0:
  16261. switch (Field_op2_Slot_xt_flix64_slot0_get (insn))
  16262. {
  16263. case 0:
  16264. if (Field_r_Slot_xt_flix64_slot0_get (insn) == 2)
  16265. {
  16266. if (Field_s_Slot_xt_flix64_slot0_get (insn) == 0)
  16267. {
  16268. if (Field_t_Slot_xt_flix64_slot0_get (insn) == 15)
  16269. return 97; /* nop */
  16270. }
  16271. }
  16272. break;
  16273. case 1:
  16274. return 49; /* and */
  16275. case 2:
  16276. return 50; /* or */
  16277. case 3:
  16278. return 51; /* xor */
  16279. case 4:
  16280. switch (Field_r_Slot_xt_flix64_slot0_get (insn))
  16281. {
  16282. case 0:
  16283. if (Field_t_Slot_xt_flix64_slot0_get (insn) == 0)
  16284. return 102; /* ssr */
  16285. break;
  16286. case 1:
  16287. if (Field_t_Slot_xt_flix64_slot0_get (insn) == 0)
  16288. return 103; /* ssl */
  16289. break;
  16290. case 2:
  16291. if (Field_t_Slot_xt_flix64_slot0_get (insn) == 0)
  16292. return 104; /* ssa8l */
  16293. break;
  16294. case 3:
  16295. if (Field_t_Slot_xt_flix64_slot0_get (insn) == 0)
  16296. return 105; /* ssa8b */
  16297. break;
  16298. case 4:
  16299. if (Field_thi3_Slot_xt_flix64_slot0_get (insn) == 0)
  16300. return 106; /* ssai */
  16301. break;
  16302. case 14:
  16303. return 448; /* nsa */
  16304. case 15:
  16305. return 449; /* nsau */
  16306. }
  16307. break;
  16308. case 6:
  16309. switch (Field_s_Slot_xt_flix64_slot0_get (insn))
  16310. {
  16311. case 0:
  16312. return 95; /* neg */
  16313. case 1:
  16314. return 96; /* abs */
  16315. }
  16316. break;
  16317. case 8:
  16318. return 41; /* add */
  16319. case 9:
  16320. return 43; /* addx2 */
  16321. case 10:
  16322. return 44; /* addx4 */
  16323. case 11:
  16324. return 45; /* addx8 */
  16325. case 12:
  16326. return 42; /* sub */
  16327. case 13:
  16328. return 46; /* subx2 */
  16329. case 14:
  16330. return 47; /* subx4 */
  16331. case 15:
  16332. return 48; /* subx8 */
  16333. }
  16334. break;
  16335. case 1:
  16336. if (Field_combined3e2c5767_fld11_Slot_xt_flix64_slot0_get (insn) == 1)
  16337. return 112; /* srai */
  16338. if (Field_combined3e2c5767_fld9_Slot_xt_flix64_slot0_get (insn) == 0)
  16339. return 111; /* slli */
  16340. switch (Field_op2_Slot_xt_flix64_slot0_get (insn))
  16341. {
  16342. case 4:
  16343. return 113; /* srli */
  16344. case 8:
  16345. return 108; /* src */
  16346. case 9:
  16347. if (Field_s_Slot_xt_flix64_slot0_get (insn) == 0)
  16348. return 109; /* srl */
  16349. break;
  16350. case 10:
  16351. if (Field_t_Slot_xt_flix64_slot0_get (insn) == 0)
  16352. return 107; /* sll */
  16353. break;
  16354. case 11:
  16355. if (Field_s_Slot_xt_flix64_slot0_get (insn) == 0)
  16356. return 110; /* sra */
  16357. break;
  16358. case 12:
  16359. return 296; /* mul16u */
  16360. case 13:
  16361. return 297; /* mul16s */
  16362. }
  16363. break;
  16364. case 2:
  16365. if (Field_op2_Slot_xt_flix64_slot0_get (insn) == 8)
  16366. return 461; /* mull */
  16367. break;
  16368. case 3:
  16369. switch (Field_op2_Slot_xt_flix64_slot0_get (insn))
  16370. {
  16371. case 2:
  16372. return 450; /* sext */
  16373. case 3:
  16374. return 443; /* clamps */
  16375. case 4:
  16376. return 444; /* min */
  16377. case 5:
  16378. return 445; /* max */
  16379. case 6:
  16380. return 446; /* minu */
  16381. case 7:
  16382. return 447; /* maxu */
  16383. case 8:
  16384. return 91; /* moveqz */
  16385. case 9:
  16386. return 92; /* movnez */
  16387. case 10:
  16388. return 93; /* movltz */
  16389. case 11:
  16390. return 94; /* movgez */
  16391. }
  16392. break;
  16393. }
  16394. break;
  16395. case 2:
  16396. switch (Field_r_Slot_xt_flix64_slot0_get (insn))
  16397. {
  16398. case 0:
  16399. return 86; /* l8ui */
  16400. case 1:
  16401. return 82; /* l16ui */
  16402. case 2:
  16403. return 84; /* l32i */
  16404. case 4:
  16405. return 101; /* s8i */
  16406. case 5:
  16407. return 99; /* s16i */
  16408. case 6:
  16409. return 100; /* s32i */
  16410. case 9:
  16411. return 83; /* l16si */
  16412. case 10:
  16413. return 90; /* movi */
  16414. case 12:
  16415. return 39; /* addi */
  16416. case 13:
  16417. return 40; /* addmi */
  16418. }
  16419. break;
  16420. }
  16421. if (Field_op0_xt_flix64_slot0_s3_Slot_xt_flix64_slot0_get (insn) == 1)
  16422. return 85; /* l32r */
  16423. if (Field_sae4_Slot_xt_flix64_slot0_get (insn) == 0 &&
  16424. Field_combined3e2c5767_fld8_Slot_xt_flix64_slot0_get (insn) == 3 &&
  16425. Field_op0_xt_flix64_slot0_s3_Slot_xt_flix64_slot0_get (insn) == 0 &&
  16426. Field_combined3e2c5767_fld49xt_flix64_slot0_Slot_xt_flix64_slot0_get (insn) == 0)
  16427. return 32; /* mov.n */
  16428. return 0;
  16429. }
  16430. static int
  16431. Slot_xt_flix64_slot1_decode (const xtensa_insnbuf insn)
  16432. {
  16433. if (Field_combined3e2c5767_fld19xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn) == 0 &&
  16434. Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 1)
  16435. return 78; /* extui */
  16436. switch (Field_combined3e2c5767_fld20xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn))
  16437. {
  16438. case 0:
  16439. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2)
  16440. return 90; /* movi */
  16441. break;
  16442. case 2:
  16443. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 1)
  16444. return 39; /* addi */
  16445. break;
  16446. case 3:
  16447. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 1)
  16448. return 40; /* addmi */
  16449. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2 &&
  16450. Field_combined3e2c5767_fld16_Slot_xt_flix64_slot1_get (insn) == 0)
  16451. return 51; /* xor */
  16452. break;
  16453. }
  16454. switch (Field_combined3e2c5767_fld21xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn))
  16455. {
  16456. case 8:
  16457. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2)
  16458. return 111; /* slli */
  16459. break;
  16460. case 16:
  16461. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2)
  16462. return 112; /* srai */
  16463. break;
  16464. case 19:
  16465. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2 &&
  16466. Field_combined3e2c5767_fld57xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn) == 0)
  16467. return 107; /* sll */
  16468. break;
  16469. }
  16470. switch (Field_combined3e2c5767_fld22xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn))
  16471. {
  16472. case 18:
  16473. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2)
  16474. return 41; /* add */
  16475. break;
  16476. case 19:
  16477. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2)
  16478. return 45; /* addx8 */
  16479. break;
  16480. case 20:
  16481. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2)
  16482. return 43; /* addx2 */
  16483. break;
  16484. case 21:
  16485. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2)
  16486. return 49; /* and */
  16487. break;
  16488. case 22:
  16489. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2)
  16490. return 91; /* moveqz */
  16491. break;
  16492. case 23:
  16493. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2)
  16494. return 94; /* movgez */
  16495. break;
  16496. case 24:
  16497. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2)
  16498. return 44; /* addx4 */
  16499. break;
  16500. case 25:
  16501. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2)
  16502. return 93; /* movltz */
  16503. break;
  16504. case 26:
  16505. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2)
  16506. return 92; /* movnez */
  16507. break;
  16508. case 27:
  16509. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2)
  16510. return 296; /* mul16u */
  16511. break;
  16512. case 28:
  16513. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2)
  16514. return 297; /* mul16s */
  16515. break;
  16516. case 29:
  16517. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2)
  16518. return 461; /* mull */
  16519. break;
  16520. case 30:
  16521. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2)
  16522. return 50; /* or */
  16523. break;
  16524. case 31:
  16525. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2)
  16526. return 450; /* sext */
  16527. break;
  16528. case 34:
  16529. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2)
  16530. return 108; /* src */
  16531. break;
  16532. case 36:
  16533. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2)
  16534. return 113; /* srli */
  16535. break;
  16536. }
  16537. if (Field_combined3e2c5767_fld23xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn) == 280 &&
  16538. Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2 &&
  16539. Field_combined3e2c5767_fld51xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn) == 0)
  16540. return 32; /* mov.n */
  16541. if (Field_combined3e2c5767_fld25xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn) == 281 &&
  16542. Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2 &&
  16543. Field_combined3e2c5767_fld52xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn) == 0)
  16544. return 81; /* jx */
  16545. if (Field_combined3e2c5767_fld26xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn) == 141 &&
  16546. Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2 &&
  16547. Field_combined3e2c5767_fld60xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn) == 0)
  16548. return 103; /* ssl */
  16549. if (Field_combined3e2c5767_fld28xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn) == 71 &&
  16550. Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2 &&
  16551. Field_combined3e2c5767_fld54xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn) == 0)
  16552. return 97; /* nop */
  16553. if (Field_combined3e2c5767_fld30xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn) == 148 &&
  16554. Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2 &&
  16555. Field_combined3e2c5767_fld53xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn) == 0)
  16556. return 95; /* neg */
  16557. if (Field_combined3e2c5767_fld32xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn) == 149 &&
  16558. Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2 &&
  16559. Field_combined3e2c5767_fld53xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn) == 0)
  16560. return 110; /* sra */
  16561. if (Field_combined3e2c5767_fld33xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn) == 75 &&
  16562. Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2 &&
  16563. Field_combined3e2c5767_fld58xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn) == 0)
  16564. return 109; /* srl */
  16565. if (Field_combined3e2c5767_fld35xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn) == 5 &&
  16566. Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 2 &&
  16567. Field_combined3e2c5767_fld62xt_flix64_slot1_Slot_xt_flix64_slot1_get (insn) == 0)
  16568. return 42; /* sub */
  16569. if (Field_op0_s4_Slot_xt_flix64_slot1_get (insn) == 3)
  16570. return 80; /* j */
  16571. return 0;
  16572. }
  16573. static int
  16574. Slot_xt_flix64_slot3_decode (const xtensa_insnbuf insn)
  16575. {
  16576. switch (Field_op0_s6_Slot_xt_flix64_slot3_get (insn))
  16577. {
  16578. case 1:
  16579. if (Field_combined3e2c5767_fld71_Slot_xt_flix64_slot3_get (insn) == 0)
  16580. return 516; /* bbci.w18 */
  16581. break;
  16582. case 2:
  16583. if (Field_combined3e2c5767_fld71_Slot_xt_flix64_slot3_get (insn) == 0)
  16584. return 517; /* bbsi.w18 */
  16585. break;
  16586. case 3:
  16587. if (Field_combined3e2c5767_fld89xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16588. return 526; /* ball.w18 */
  16589. break;
  16590. case 4:
  16591. if (Field_combined3e2c5767_fld87xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16592. return 524; /* bany.w18 */
  16593. break;
  16594. case 5:
  16595. if (Field_combined3e2c5767_fld91xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16596. return 528; /* bbc.w18 */
  16597. break;
  16598. case 6:
  16599. if (Field_combined3e2c5767_fld92xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16600. return 529; /* bbs.w18 */
  16601. break;
  16602. case 7:
  16603. if (Field_combined3e2c5767_fld81xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16604. return 518; /* beq.w18 */
  16605. break;
  16606. case 8:
  16607. if (Field_combined3e2c5767_fld75xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16608. return 510; /* beqi.w18 */
  16609. break;
  16610. case 9:
  16611. if (Field_combined3e2c5767_fld83xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16612. return 520; /* bge.w18 */
  16613. break;
  16614. case 10:
  16615. if (Field_combined3e2c5767_fld77xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16616. return 512; /* bgei.w18 */
  16617. break;
  16618. case 11:
  16619. if (Field_combined3e2c5767_fld85xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16620. return 522; /* bgeu.w18 */
  16621. break;
  16622. case 12:
  16623. if (Field_combined3e2c5767_fld79xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16624. return 514; /* bgeui.w18 */
  16625. break;
  16626. case 13:
  16627. if (Field_combined3e2c5767_fld84xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16628. return 521; /* blt.w18 */
  16629. break;
  16630. case 14:
  16631. if (Field_combined3e2c5767_fld78xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16632. return 513; /* blti.w18 */
  16633. break;
  16634. case 15:
  16635. if (Field_combined3e2c5767_fld86xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16636. return 523; /* bltu.w18 */
  16637. break;
  16638. case 16:
  16639. if (Field_combined3e2c5767_fld80xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16640. return 515; /* bltui.w18 */
  16641. break;
  16642. case 17:
  16643. if (Field_combined3e2c5767_fld90xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16644. return 527; /* bnall.w18 */
  16645. break;
  16646. case 18:
  16647. if (Field_combined3e2c5767_fld82xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16648. return 519; /* bne.w18 */
  16649. break;
  16650. case 19:
  16651. if (Field_combined3e2c5767_fld76xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16652. return 511; /* bnei.w18 */
  16653. break;
  16654. case 20:
  16655. if (Field_combined3e2c5767_fld88xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16656. return 525; /* bnone.w18 */
  16657. break;
  16658. case 21:
  16659. if (Field_combined3e2c5767_fld70xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16660. return 506; /* beqz.w18 */
  16661. break;
  16662. case 22:
  16663. if (Field_combined3e2c5767_fld73xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16664. return 508; /* bgez.w18 */
  16665. break;
  16666. case 23:
  16667. if (Field_combined3e2c5767_fld74xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16668. return 509; /* bltz.w18 */
  16669. break;
  16670. case 24:
  16671. if (Field_combined3e2c5767_fld72xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16672. return 507; /* bnez.w18 */
  16673. break;
  16674. case 25:
  16675. if (Field_combined3e2c5767_fld93xt_flix64_slot3_Slot_xt_flix64_slot3_get (insn) == 0)
  16676. return 97; /* nop */
  16677. break;
  16678. }
  16679. return 0;
  16680. }
  16681. /* Instruction slots. */
  16682. static void
  16683. Slot_x24_Format_inst_0_get (const xtensa_insnbuf insn,
  16684. xtensa_insnbuf slotbuf)
  16685. {
  16686. slotbuf[1] = 0;
  16687. slotbuf[0] = (insn[0] & 0xffffff);
  16688. }
  16689. static void
  16690. Slot_x24_Format_inst_0_set (xtensa_insnbuf insn,
  16691. const xtensa_insnbuf slotbuf)
  16692. {
  16693. insn[0] = (insn[0] & ~0xffffff) | (slotbuf[0] & 0xffffff);
  16694. }
  16695. static void
  16696. Slot_x16a_Format_inst16a_0_get (const xtensa_insnbuf insn,
  16697. xtensa_insnbuf slotbuf)
  16698. {
  16699. slotbuf[1] = 0;
  16700. slotbuf[0] = (insn[0] & 0xffff);
  16701. }
  16702. static void
  16703. Slot_x16a_Format_inst16a_0_set (xtensa_insnbuf insn,
  16704. const xtensa_insnbuf slotbuf)
  16705. {
  16706. insn[0] = (insn[0] & ~0xffff) | (slotbuf[0] & 0xffff);
  16707. }
  16708. static void
  16709. Slot_x16b_Format_inst16b_0_get (const xtensa_insnbuf insn,
  16710. xtensa_insnbuf slotbuf)
  16711. {
  16712. slotbuf[1] = 0;
  16713. slotbuf[0] = (insn[0] & 0xffff);
  16714. }
  16715. static void
  16716. Slot_x16b_Format_inst16b_0_set (xtensa_insnbuf insn,
  16717. const xtensa_insnbuf slotbuf)
  16718. {
  16719. insn[0] = (insn[0] & ~0xffff) | (slotbuf[0] & 0xffff);
  16720. }
  16721. static void
  16722. Slot_xt_format1_Format_xt_flix64_slot0_4_get (const xtensa_insnbuf insn,
  16723. xtensa_insnbuf slotbuf)
  16724. {
  16725. slotbuf[1] = 0;
  16726. slotbuf[0] = ((insn[0] & 0xffffff0) >> 4);
  16727. }
  16728. static void
  16729. Slot_xt_format1_Format_xt_flix64_slot0_4_set (xtensa_insnbuf insn,
  16730. const xtensa_insnbuf slotbuf)
  16731. {
  16732. insn[0] = (insn[0] & ~0xffffff0) | ((slotbuf[0] & 0xffffff) << 4);
  16733. }
  16734. static void
  16735. Slot_xt_format2_Format_xt_flix64_slot0_4_get (const xtensa_insnbuf insn,
  16736. xtensa_insnbuf slotbuf)
  16737. {
  16738. slotbuf[1] = 0;
  16739. slotbuf[0] = ((insn[0] & 0xffffff0) >> 4);
  16740. }
  16741. static void
  16742. Slot_xt_format2_Format_xt_flix64_slot0_4_set (xtensa_insnbuf insn,
  16743. const xtensa_insnbuf slotbuf)
  16744. {
  16745. insn[0] = (insn[0] & ~0xffffff0) | ((slotbuf[0] & 0xffffff) << 4);
  16746. }
  16747. static void
  16748. Slot_xt_format1_Format_xt_flix64_slot1_28_get (const xtensa_insnbuf insn,
  16749. xtensa_insnbuf slotbuf)
  16750. {
  16751. slotbuf[1] = 0;
  16752. slotbuf[0] = ((insn[0] & 0xf0000000) >> 28);
  16753. slotbuf[0] = (slotbuf[0] & ~0xffff0) | ((insn[1] & 0xffff) << 4);
  16754. }
  16755. static void
  16756. Slot_xt_format1_Format_xt_flix64_slot1_28_set (xtensa_insnbuf insn,
  16757. const xtensa_insnbuf slotbuf)
  16758. {
  16759. insn[0] = (insn[0] & ~0xf0000000) | ((slotbuf[0] & 0xf) << 28);
  16760. insn[1] = (insn[1] & ~0xffff) | ((slotbuf[0] & 0xffff0) >> 4);
  16761. }
  16762. static void
  16763. Slot_xt_format1_Format_xt_flix64_slot2_48_get (const xtensa_insnbuf insn,
  16764. xtensa_insnbuf slotbuf)
  16765. {
  16766. slotbuf[1] = 0;
  16767. slotbuf[0] = ((insn[1] & 0xffff0000) >> 16);
  16768. }
  16769. static void
  16770. Slot_xt_format1_Format_xt_flix64_slot2_48_set (xtensa_insnbuf insn,
  16771. const xtensa_insnbuf slotbuf)
  16772. {
  16773. insn[1] = (insn[1] & ~0xffff0000) | ((slotbuf[0] & 0xffff) << 16);
  16774. }
  16775. static void
  16776. Slot_xt_format2_Format_xt_flix64_slot3_28_get (const xtensa_insnbuf insn,
  16777. xtensa_insnbuf slotbuf)
  16778. {
  16779. slotbuf[0] = ((insn[0] & 0xf0000000) >> 28);
  16780. slotbuf[0] = (slotbuf[0] & ~0xfffffff0) | ((insn[1] & 0xfffffff) << 4);
  16781. slotbuf[1] = ((insn[1] & 0x70000000) >> 28);
  16782. }
  16783. static void
  16784. Slot_xt_format2_Format_xt_flix64_slot3_28_set (xtensa_insnbuf insn,
  16785. const xtensa_insnbuf slotbuf)
  16786. {
  16787. insn[0] = (insn[0] & ~0xf0000000) | ((slotbuf[0] & 0xf) << 28);
  16788. insn[1] = (insn[1] & ~0xfffffff) | ((slotbuf[0] & 0xfffffff0) >> 4);
  16789. insn[1] = (insn[1] & ~0x70000000) | ((slotbuf[1] & 0x7) << 28);
  16790. }
  16791. static xtensa_get_field_fn
  16792. Slot_inst_get_field_fns[] = {
  16793. Field_t_Slot_inst_get,
  16794. Field_bbi4_Slot_inst_get,
  16795. Field_bbi_Slot_inst_get,
  16796. Field_imm12_Slot_inst_get,
  16797. Field_imm8_Slot_inst_get,
  16798. Field_s_Slot_inst_get,
  16799. Field_imm12b_Slot_inst_get,
  16800. Field_imm16_Slot_inst_get,
  16801. Field_m_Slot_inst_get,
  16802. Field_n_Slot_inst_get,
  16803. Field_offset_Slot_inst_get,
  16804. Field_op0_Slot_inst_get,
  16805. Field_op1_Slot_inst_get,
  16806. Field_op2_Slot_inst_get,
  16807. Field_r_Slot_inst_get,
  16808. Field_sa4_Slot_inst_get,
  16809. Field_sae4_Slot_inst_get,
  16810. Field_sae_Slot_inst_get,
  16811. Field_sal_Slot_inst_get,
  16812. Field_sargt_Slot_inst_get,
  16813. Field_sas4_Slot_inst_get,
  16814. Field_sas_Slot_inst_get,
  16815. Field_sr_Slot_inst_get,
  16816. Field_st_Slot_inst_get,
  16817. Field_thi3_Slot_inst_get,
  16818. Field_imm4_Slot_inst_get,
  16819. Field_mn_Slot_inst_get,
  16820. 0,
  16821. 0,
  16822. 0,
  16823. 0,
  16824. 0,
  16825. 0,
  16826. 0,
  16827. 0,
  16828. Field_r3_Slot_inst_get,
  16829. Field_rbit2_Slot_inst_get,
  16830. Field_rhi_Slot_inst_get,
  16831. Field_t3_Slot_inst_get,
  16832. Field_tbit2_Slot_inst_get,
  16833. Field_tlo_Slot_inst_get,
  16834. Field_w_Slot_inst_get,
  16835. Field_y_Slot_inst_get,
  16836. Field_x_Slot_inst_get,
  16837. Field_t2_Slot_inst_get,
  16838. Field_s2_Slot_inst_get,
  16839. Field_r2_Slot_inst_get,
  16840. Field_t4_Slot_inst_get,
  16841. Field_s4_Slot_inst_get,
  16842. Field_r4_Slot_inst_get,
  16843. Field_t8_Slot_inst_get,
  16844. Field_s8_Slot_inst_get,
  16845. Field_r8_Slot_inst_get,
  16846. Field_xt_wbr15_imm_Slot_inst_get,
  16847. Field_xt_wbr18_imm_Slot_inst_get,
  16848. 0,
  16849. 0,
  16850. 0,
  16851. 0,
  16852. 0,
  16853. 0,
  16854. 0,
  16855. 0,
  16856. 0,
  16857. 0,
  16858. 0,
  16859. 0,
  16860. 0,
  16861. 0,
  16862. 0,
  16863. 0,
  16864. 0,
  16865. 0,
  16866. 0,
  16867. 0,
  16868. 0,
  16869. 0,
  16870. 0,
  16871. 0,
  16872. 0,
  16873. 0,
  16874. 0,
  16875. 0,
  16876. 0,
  16877. 0,
  16878. 0,
  16879. 0,
  16880. 0,
  16881. 0,
  16882. 0,
  16883. 0,
  16884. 0,
  16885. 0,
  16886. 0,
  16887. 0,
  16888. 0,
  16889. 0,
  16890. 0,
  16891. 0,
  16892. 0,
  16893. 0,
  16894. 0,
  16895. 0,
  16896. 0,
  16897. 0,
  16898. 0,
  16899. 0,
  16900. 0,
  16901. 0,
  16902. 0,
  16903. 0,
  16904. 0,
  16905. 0,
  16906. 0,
  16907. 0,
  16908. 0,
  16909. 0,
  16910. 0,
  16911. 0,
  16912. 0,
  16913. 0,
  16914. 0,
  16915. 0,
  16916. Implicit_Field_ar0_get,
  16917. Implicit_Field_ar4_get,
  16918. Implicit_Field_ar8_get,
  16919. Implicit_Field_ar12_get,
  16920. Implicit_Field_mr0_get,
  16921. Implicit_Field_mr1_get,
  16922. Implicit_Field_mr2_get,
  16923. Implicit_Field_mr3_get,
  16924. Implicit_Field_bt16_get,
  16925. Implicit_Field_bs16_get,
  16926. Implicit_Field_br16_get,
  16927. Implicit_Field_brall_get
  16928. };
  16929. static xtensa_set_field_fn
  16930. Slot_inst_set_field_fns[] = {
  16931. Field_t_Slot_inst_set,
  16932. Field_bbi4_Slot_inst_set,
  16933. Field_bbi_Slot_inst_set,
  16934. Field_imm12_Slot_inst_set,
  16935. Field_imm8_Slot_inst_set,
  16936. Field_s_Slot_inst_set,
  16937. Field_imm12b_Slot_inst_set,
  16938. Field_imm16_Slot_inst_set,
  16939. Field_m_Slot_inst_set,
  16940. Field_n_Slot_inst_set,
  16941. Field_offset_Slot_inst_set,
  16942. Field_op0_Slot_inst_set,
  16943. Field_op1_Slot_inst_set,
  16944. Field_op2_Slot_inst_set,
  16945. Field_r_Slot_inst_set,
  16946. Field_sa4_Slot_inst_set,
  16947. Field_sae4_Slot_inst_set,
  16948. Field_sae_Slot_inst_set,
  16949. Field_sal_Slot_inst_set,
  16950. Field_sargt_Slot_inst_set,
  16951. Field_sas4_Slot_inst_set,
  16952. Field_sas_Slot_inst_set,
  16953. Field_sr_Slot_inst_set,
  16954. Field_st_Slot_inst_set,
  16955. Field_thi3_Slot_inst_set,
  16956. Field_imm4_Slot_inst_set,
  16957. Field_mn_Slot_inst_set,
  16958. 0,
  16959. 0,
  16960. 0,
  16961. 0,
  16962. 0,
  16963. 0,
  16964. 0,
  16965. 0,
  16966. Field_r3_Slot_inst_set,
  16967. Field_rbit2_Slot_inst_set,
  16968. Field_rhi_Slot_inst_set,
  16969. Field_t3_Slot_inst_set,
  16970. Field_tbit2_Slot_inst_set,
  16971. Field_tlo_Slot_inst_set,
  16972. Field_w_Slot_inst_set,
  16973. Field_y_Slot_inst_set,
  16974. Field_x_Slot_inst_set,
  16975. Field_t2_Slot_inst_set,
  16976. Field_s2_Slot_inst_set,
  16977. Field_r2_Slot_inst_set,
  16978. Field_t4_Slot_inst_set,
  16979. Field_s4_Slot_inst_set,
  16980. Field_r4_Slot_inst_set,
  16981. Field_t8_Slot_inst_set,
  16982. Field_s8_Slot_inst_set,
  16983. Field_r8_Slot_inst_set,
  16984. Field_xt_wbr15_imm_Slot_inst_set,
  16985. Field_xt_wbr18_imm_Slot_inst_set,
  16986. 0,
  16987. 0,
  16988. 0,
  16989. 0,
  16990. 0,
  16991. 0,
  16992. 0,
  16993. 0,
  16994. 0,
  16995. 0,
  16996. 0,
  16997. 0,
  16998. 0,
  16999. 0,
  17000. 0,
  17001. 0,
  17002. 0,
  17003. 0,
  17004. 0,
  17005. 0,
  17006. 0,
  17007. 0,
  17008. 0,
  17009. 0,
  17010. 0,
  17011. 0,
  17012. 0,
  17013. 0,
  17014. 0,
  17015. 0,
  17016. 0,
  17017. 0,
  17018. 0,
  17019. 0,
  17020. 0,
  17021. 0,
  17022. 0,
  17023. 0,
  17024. 0,
  17025. 0,
  17026. 0,
  17027. 0,
  17028. 0,
  17029. 0,
  17030. 0,
  17031. 0,
  17032. 0,
  17033. 0,
  17034. 0,
  17035. 0,
  17036. 0,
  17037. 0,
  17038. 0,
  17039. 0,
  17040. 0,
  17041. 0,
  17042. 0,
  17043. 0,
  17044. 0,
  17045. 0,
  17046. 0,
  17047. 0,
  17048. 0,
  17049. 0,
  17050. 0,
  17051. 0,
  17052. 0,
  17053. 0,
  17054. Implicit_Field_set,
  17055. Implicit_Field_set,
  17056. Implicit_Field_set,
  17057. Implicit_Field_set,
  17058. Implicit_Field_set,
  17059. Implicit_Field_set,
  17060. Implicit_Field_set,
  17061. Implicit_Field_set,
  17062. Implicit_Field_set,
  17063. Implicit_Field_set,
  17064. Implicit_Field_set,
  17065. Implicit_Field_set
  17066. };
  17067. static xtensa_get_field_fn
  17068. Slot_inst16a_get_field_fns[] = {
  17069. Field_t_Slot_inst16a_get,
  17070. 0,
  17071. 0,
  17072. 0,
  17073. 0,
  17074. Field_s_Slot_inst16a_get,
  17075. 0,
  17076. 0,
  17077. 0,
  17078. 0,
  17079. 0,
  17080. Field_op0_Slot_inst16a_get,
  17081. 0,
  17082. 0,
  17083. Field_r_Slot_inst16a_get,
  17084. 0,
  17085. 0,
  17086. 0,
  17087. 0,
  17088. 0,
  17089. 0,
  17090. 0,
  17091. Field_sr_Slot_inst16a_get,
  17092. Field_st_Slot_inst16a_get,
  17093. 0,
  17094. Field_imm4_Slot_inst16a_get,
  17095. 0,
  17096. Field_i_Slot_inst16a_get,
  17097. Field_imm6lo_Slot_inst16a_get,
  17098. Field_imm6hi_Slot_inst16a_get,
  17099. Field_imm7lo_Slot_inst16a_get,
  17100. Field_imm7hi_Slot_inst16a_get,
  17101. Field_z_Slot_inst16a_get,
  17102. Field_imm6_Slot_inst16a_get,
  17103. Field_imm7_Slot_inst16a_get,
  17104. 0,
  17105. 0,
  17106. 0,
  17107. 0,
  17108. 0,
  17109. 0,
  17110. 0,
  17111. 0,
  17112. 0,
  17113. Field_t2_Slot_inst16a_get,
  17114. Field_s2_Slot_inst16a_get,
  17115. Field_r2_Slot_inst16a_get,
  17116. Field_t4_Slot_inst16a_get,
  17117. Field_s4_Slot_inst16a_get,
  17118. Field_r4_Slot_inst16a_get,
  17119. Field_t8_Slot_inst16a_get,
  17120. Field_s8_Slot_inst16a_get,
  17121. Field_r8_Slot_inst16a_get,
  17122. 0,
  17123. 0,
  17124. 0,
  17125. 0,
  17126. 0,
  17127. 0,
  17128. 0,
  17129. 0,
  17130. 0,
  17131. 0,
  17132. 0,
  17133. 0,
  17134. 0,
  17135. 0,
  17136. 0,
  17137. 0,
  17138. 0,
  17139. 0,
  17140. 0,
  17141. 0,
  17142. 0,
  17143. 0,
  17144. 0,
  17145. 0,
  17146. 0,
  17147. 0,
  17148. 0,
  17149. 0,
  17150. 0,
  17151. 0,
  17152. 0,
  17153. 0,
  17154. 0,
  17155. 0,
  17156. 0,
  17157. 0,
  17158. 0,
  17159. 0,
  17160. 0,
  17161. 0,
  17162. 0,
  17163. 0,
  17164. 0,
  17165. 0,
  17166. 0,
  17167. 0,
  17168. 0,
  17169. 0,
  17170. 0,
  17171. 0,
  17172. 0,
  17173. 0,
  17174. 0,
  17175. 0,
  17176. 0,
  17177. 0,
  17178. 0,
  17179. 0,
  17180. 0,
  17181. 0,
  17182. 0,
  17183. 0,
  17184. 0,
  17185. 0,
  17186. 0,
  17187. 0,
  17188. 0,
  17189. 0,
  17190. 0,
  17191. 0,
  17192. Implicit_Field_ar0_get,
  17193. Implicit_Field_ar4_get,
  17194. Implicit_Field_ar8_get,
  17195. Implicit_Field_ar12_get,
  17196. Implicit_Field_mr0_get,
  17197. Implicit_Field_mr1_get,
  17198. Implicit_Field_mr2_get,
  17199. Implicit_Field_mr3_get,
  17200. Implicit_Field_bt16_get,
  17201. Implicit_Field_bs16_get,
  17202. Implicit_Field_br16_get,
  17203. Implicit_Field_brall_get
  17204. };
  17205. static xtensa_set_field_fn
  17206. Slot_inst16a_set_field_fns[] = {
  17207. Field_t_Slot_inst16a_set,
  17208. 0,
  17209. 0,
  17210. 0,
  17211. 0,
  17212. Field_s_Slot_inst16a_set,
  17213. 0,
  17214. 0,
  17215. 0,
  17216. 0,
  17217. 0,
  17218. Field_op0_Slot_inst16a_set,
  17219. 0,
  17220. 0,
  17221. Field_r_Slot_inst16a_set,
  17222. 0,
  17223. 0,
  17224. 0,
  17225. 0,
  17226. 0,
  17227. 0,
  17228. 0,
  17229. Field_sr_Slot_inst16a_set,
  17230. Field_st_Slot_inst16a_set,
  17231. 0,
  17232. Field_imm4_Slot_inst16a_set,
  17233. 0,
  17234. Field_i_Slot_inst16a_set,
  17235. Field_imm6lo_Slot_inst16a_set,
  17236. Field_imm6hi_Slot_inst16a_set,
  17237. Field_imm7lo_Slot_inst16a_set,
  17238. Field_imm7hi_Slot_inst16a_set,
  17239. Field_z_Slot_inst16a_set,
  17240. Field_imm6_Slot_inst16a_set,
  17241. Field_imm7_Slot_inst16a_set,
  17242. 0,
  17243. 0,
  17244. 0,
  17245. 0,
  17246. 0,
  17247. 0,
  17248. 0,
  17249. 0,
  17250. 0,
  17251. Field_t2_Slot_inst16a_set,
  17252. Field_s2_Slot_inst16a_set,
  17253. Field_r2_Slot_inst16a_set,
  17254. Field_t4_Slot_inst16a_set,
  17255. Field_s4_Slot_inst16a_set,
  17256. Field_r4_Slot_inst16a_set,
  17257. Field_t8_Slot_inst16a_set,
  17258. Field_s8_Slot_inst16a_set,
  17259. Field_r8_Slot_inst16a_set,
  17260. 0,
  17261. 0,
  17262. 0,
  17263. 0,
  17264. 0,
  17265. 0,
  17266. 0,
  17267. 0,
  17268. 0,
  17269. 0,
  17270. 0,
  17271. 0,
  17272. 0,
  17273. 0,
  17274. 0,
  17275. 0,
  17276. 0,
  17277. 0,
  17278. 0,
  17279. 0,
  17280. 0,
  17281. 0,
  17282. 0,
  17283. 0,
  17284. 0,
  17285. 0,
  17286. 0,
  17287. 0,
  17288. 0,
  17289. 0,
  17290. 0,
  17291. 0,
  17292. 0,
  17293. 0,
  17294. 0,
  17295. 0,
  17296. 0,
  17297. 0,
  17298. 0,
  17299. 0,
  17300. 0,
  17301. 0,
  17302. 0,
  17303. 0,
  17304. 0,
  17305. 0,
  17306. 0,
  17307. 0,
  17308. 0,
  17309. 0,
  17310. 0,
  17311. 0,
  17312. 0,
  17313. 0,
  17314. 0,
  17315. 0,
  17316. 0,
  17317. 0,
  17318. 0,
  17319. 0,
  17320. 0,
  17321. 0,
  17322. 0,
  17323. 0,
  17324. 0,
  17325. 0,
  17326. 0,
  17327. 0,
  17328. 0,
  17329. 0,
  17330. Implicit_Field_set,
  17331. Implicit_Field_set,
  17332. Implicit_Field_set,
  17333. Implicit_Field_set,
  17334. Implicit_Field_set,
  17335. Implicit_Field_set,
  17336. Implicit_Field_set,
  17337. Implicit_Field_set,
  17338. Implicit_Field_set,
  17339. Implicit_Field_set,
  17340. Implicit_Field_set,
  17341. Implicit_Field_set
  17342. };
  17343. static xtensa_get_field_fn
  17344. Slot_inst16b_get_field_fns[] = {
  17345. Field_t_Slot_inst16b_get,
  17346. 0,
  17347. 0,
  17348. 0,
  17349. 0,
  17350. Field_s_Slot_inst16b_get,
  17351. 0,
  17352. 0,
  17353. 0,
  17354. 0,
  17355. 0,
  17356. Field_op0_Slot_inst16b_get,
  17357. 0,
  17358. 0,
  17359. Field_r_Slot_inst16b_get,
  17360. 0,
  17361. 0,
  17362. 0,
  17363. 0,
  17364. 0,
  17365. 0,
  17366. 0,
  17367. Field_sr_Slot_inst16b_get,
  17368. Field_st_Slot_inst16b_get,
  17369. 0,
  17370. Field_imm4_Slot_inst16b_get,
  17371. 0,
  17372. Field_i_Slot_inst16b_get,
  17373. Field_imm6lo_Slot_inst16b_get,
  17374. Field_imm6hi_Slot_inst16b_get,
  17375. Field_imm7lo_Slot_inst16b_get,
  17376. Field_imm7hi_Slot_inst16b_get,
  17377. Field_z_Slot_inst16b_get,
  17378. Field_imm6_Slot_inst16b_get,
  17379. Field_imm7_Slot_inst16b_get,
  17380. 0,
  17381. 0,
  17382. 0,
  17383. 0,
  17384. 0,
  17385. 0,
  17386. 0,
  17387. 0,
  17388. 0,
  17389. Field_t2_Slot_inst16b_get,
  17390. Field_s2_Slot_inst16b_get,
  17391. Field_r2_Slot_inst16b_get,
  17392. Field_t4_Slot_inst16b_get,
  17393. Field_s4_Slot_inst16b_get,
  17394. Field_r4_Slot_inst16b_get,
  17395. Field_t8_Slot_inst16b_get,
  17396. Field_s8_Slot_inst16b_get,
  17397. Field_r8_Slot_inst16b_get,
  17398. 0,
  17399. 0,
  17400. 0,
  17401. 0,
  17402. 0,
  17403. 0,
  17404. 0,
  17405. 0,
  17406. 0,
  17407. 0,
  17408. 0,
  17409. 0,
  17410. 0,
  17411. 0,
  17412. 0,
  17413. 0,
  17414. 0,
  17415. 0,
  17416. 0,
  17417. 0,
  17418. 0,
  17419. 0,
  17420. 0,
  17421. 0,
  17422. 0,
  17423. 0,
  17424. 0,
  17425. 0,
  17426. 0,
  17427. 0,
  17428. 0,
  17429. 0,
  17430. 0,
  17431. 0,
  17432. 0,
  17433. 0,
  17434. 0,
  17435. 0,
  17436. 0,
  17437. 0,
  17438. 0,
  17439. 0,
  17440. 0,
  17441. 0,
  17442. 0,
  17443. 0,
  17444. 0,
  17445. 0,
  17446. 0,
  17447. 0,
  17448. 0,
  17449. 0,
  17450. 0,
  17451. 0,
  17452. 0,
  17453. 0,
  17454. 0,
  17455. 0,
  17456. 0,
  17457. 0,
  17458. 0,
  17459. 0,
  17460. 0,
  17461. 0,
  17462. 0,
  17463. 0,
  17464. 0,
  17465. 0,
  17466. 0,
  17467. 0,
  17468. Implicit_Field_ar0_get,
  17469. Implicit_Field_ar4_get,
  17470. Implicit_Field_ar8_get,
  17471. Implicit_Field_ar12_get,
  17472. Implicit_Field_mr0_get,
  17473. Implicit_Field_mr1_get,
  17474. Implicit_Field_mr2_get,
  17475. Implicit_Field_mr3_get,
  17476. Implicit_Field_bt16_get,
  17477. Implicit_Field_bs16_get,
  17478. Implicit_Field_br16_get,
  17479. Implicit_Field_brall_get
  17480. };
  17481. static xtensa_set_field_fn
  17482. Slot_inst16b_set_field_fns[] = {
  17483. Field_t_Slot_inst16b_set,
  17484. 0,
  17485. 0,
  17486. 0,
  17487. 0,
  17488. Field_s_Slot_inst16b_set,
  17489. 0,
  17490. 0,
  17491. 0,
  17492. 0,
  17493. 0,
  17494. Field_op0_Slot_inst16b_set,
  17495. 0,
  17496. 0,
  17497. Field_r_Slot_inst16b_set,
  17498. 0,
  17499. 0,
  17500. 0,
  17501. 0,
  17502. 0,
  17503. 0,
  17504. 0,
  17505. Field_sr_Slot_inst16b_set,
  17506. Field_st_Slot_inst16b_set,
  17507. 0,
  17508. Field_imm4_Slot_inst16b_set,
  17509. 0,
  17510. Field_i_Slot_inst16b_set,
  17511. Field_imm6lo_Slot_inst16b_set,
  17512. Field_imm6hi_Slot_inst16b_set,
  17513. Field_imm7lo_Slot_inst16b_set,
  17514. Field_imm7hi_Slot_inst16b_set,
  17515. Field_z_Slot_inst16b_set,
  17516. Field_imm6_Slot_inst16b_set,
  17517. Field_imm7_Slot_inst16b_set,
  17518. 0,
  17519. 0,
  17520. 0,
  17521. 0,
  17522. 0,
  17523. 0,
  17524. 0,
  17525. 0,
  17526. 0,
  17527. Field_t2_Slot_inst16b_set,
  17528. Field_s2_Slot_inst16b_set,
  17529. Field_r2_Slot_inst16b_set,
  17530. Field_t4_Slot_inst16b_set,
  17531. Field_s4_Slot_inst16b_set,
  17532. Field_r4_Slot_inst16b_set,
  17533. Field_t8_Slot_inst16b_set,
  17534. Field_s8_Slot_inst16b_set,
  17535. Field_r8_Slot_inst16b_set,
  17536. 0,
  17537. 0,
  17538. 0,
  17539. 0,
  17540. 0,
  17541. 0,
  17542. 0,
  17543. 0,
  17544. 0,
  17545. 0,
  17546. 0,
  17547. 0,
  17548. 0,
  17549. 0,
  17550. 0,
  17551. 0,
  17552. 0,
  17553. 0,
  17554. 0,
  17555. 0,
  17556. 0,
  17557. 0,
  17558. 0,
  17559. 0,
  17560. 0,
  17561. 0,
  17562. 0,
  17563. 0,
  17564. 0,
  17565. 0,
  17566. 0,
  17567. 0,
  17568. 0,
  17569. 0,
  17570. 0,
  17571. 0,
  17572. 0,
  17573. 0,
  17574. 0,
  17575. 0,
  17576. 0,
  17577. 0,
  17578. 0,
  17579. 0,
  17580. 0,
  17581. 0,
  17582. 0,
  17583. 0,
  17584. 0,
  17585. 0,
  17586. 0,
  17587. 0,
  17588. 0,
  17589. 0,
  17590. 0,
  17591. 0,
  17592. 0,
  17593. 0,
  17594. 0,
  17595. 0,
  17596. 0,
  17597. 0,
  17598. 0,
  17599. 0,
  17600. 0,
  17601. 0,
  17602. 0,
  17603. 0,
  17604. 0,
  17605. 0,
  17606. Implicit_Field_set,
  17607. Implicit_Field_set,
  17608. Implicit_Field_set,
  17609. Implicit_Field_set,
  17610. Implicit_Field_set,
  17611. Implicit_Field_set,
  17612. Implicit_Field_set,
  17613. Implicit_Field_set,
  17614. Implicit_Field_set,
  17615. Implicit_Field_set,
  17616. Implicit_Field_set,
  17617. Implicit_Field_set
  17618. };
  17619. static xtensa_get_field_fn
  17620. Slot_xt_flix64_slot0_get_field_fns[] = {
  17621. Field_t_Slot_xt_flix64_slot0_get,
  17622. 0,
  17623. 0,
  17624. 0,
  17625. Field_imm8_Slot_xt_flix64_slot0_get,
  17626. Field_s_Slot_xt_flix64_slot0_get,
  17627. Field_imm12b_Slot_xt_flix64_slot0_get,
  17628. Field_imm16_Slot_xt_flix64_slot0_get,
  17629. Field_m_Slot_xt_flix64_slot0_get,
  17630. Field_n_Slot_xt_flix64_slot0_get,
  17631. 0,
  17632. 0,
  17633. Field_op1_Slot_xt_flix64_slot0_get,
  17634. Field_op2_Slot_xt_flix64_slot0_get,
  17635. Field_r_Slot_xt_flix64_slot0_get,
  17636. 0,
  17637. Field_sae4_Slot_xt_flix64_slot0_get,
  17638. Field_sae_Slot_xt_flix64_slot0_get,
  17639. Field_sal_Slot_xt_flix64_slot0_get,
  17640. Field_sargt_Slot_xt_flix64_slot0_get,
  17641. 0,
  17642. Field_sas_Slot_xt_flix64_slot0_get,
  17643. 0,
  17644. 0,
  17645. Field_thi3_Slot_xt_flix64_slot0_get,
  17646. 0,
  17647. 0,
  17648. 0,
  17649. 0,
  17650. 0,
  17651. 0,
  17652. 0,
  17653. 0,
  17654. 0,
  17655. 0,
  17656. 0,
  17657. 0,
  17658. 0,
  17659. 0,
  17660. 0,
  17661. 0,
  17662. 0,
  17663. 0,
  17664. 0,
  17665. 0,
  17666. 0,
  17667. 0,
  17668. 0,
  17669. 0,
  17670. 0,
  17671. 0,
  17672. 0,
  17673. 0,
  17674. 0,
  17675. 0,
  17676. Field_op0_xt_flix64_slot0_s3_Slot_xt_flix64_slot0_get,
  17677. Field_combined3e2c5767_fld7_Slot_xt_flix64_slot0_get,
  17678. Field_combined3e2c5767_fld8_Slot_xt_flix64_slot0_get,
  17679. Field_combined3e2c5767_fld9_Slot_xt_flix64_slot0_get,
  17680. Field_combined3e2c5767_fld11_Slot_xt_flix64_slot0_get,
  17681. Field_combined3e2c5767_fld49xt_flix64_slot0_Slot_xt_flix64_slot0_get,
  17682. 0,
  17683. 0,
  17684. 0,
  17685. 0,
  17686. 0,
  17687. 0,
  17688. 0,
  17689. 0,
  17690. 0,
  17691. 0,
  17692. 0,
  17693. 0,
  17694. 0,
  17695. 0,
  17696. 0,
  17697. 0,
  17698. 0,
  17699. 0,
  17700. 0,
  17701. 0,
  17702. 0,
  17703. 0,
  17704. 0,
  17705. 0,
  17706. 0,
  17707. 0,
  17708. 0,
  17709. 0,
  17710. 0,
  17711. 0,
  17712. 0,
  17713. 0,
  17714. 0,
  17715. 0,
  17716. 0,
  17717. 0,
  17718. 0,
  17719. 0,
  17720. 0,
  17721. 0,
  17722. 0,
  17723. 0,
  17724. 0,
  17725. 0,
  17726. 0,
  17727. 0,
  17728. 0,
  17729. 0,
  17730. 0,
  17731. 0,
  17732. 0,
  17733. 0,
  17734. 0,
  17735. 0,
  17736. 0,
  17737. 0,
  17738. 0,
  17739. 0,
  17740. 0,
  17741. 0,
  17742. 0,
  17743. Field_op0_xt_flix64_slot0_Slot_xt_flix64_slot0_get,
  17744. Implicit_Field_ar0_get,
  17745. Implicit_Field_ar4_get,
  17746. Implicit_Field_ar8_get,
  17747. Implicit_Field_ar12_get,
  17748. Implicit_Field_mr0_get,
  17749. Implicit_Field_mr1_get,
  17750. Implicit_Field_mr2_get,
  17751. Implicit_Field_mr3_get,
  17752. Implicit_Field_bt16_get,
  17753. Implicit_Field_bs16_get,
  17754. Implicit_Field_br16_get,
  17755. Implicit_Field_brall_get
  17756. };
  17757. static xtensa_set_field_fn
  17758. Slot_xt_flix64_slot0_set_field_fns[] = {
  17759. Field_t_Slot_xt_flix64_slot0_set,
  17760. 0,
  17761. 0,
  17762. 0,
  17763. Field_imm8_Slot_xt_flix64_slot0_set,
  17764. Field_s_Slot_xt_flix64_slot0_set,
  17765. Field_imm12b_Slot_xt_flix64_slot0_set,
  17766. Field_imm16_Slot_xt_flix64_slot0_set,
  17767. Field_m_Slot_xt_flix64_slot0_set,
  17768. Field_n_Slot_xt_flix64_slot0_set,
  17769. 0,
  17770. 0,
  17771. Field_op1_Slot_xt_flix64_slot0_set,
  17772. Field_op2_Slot_xt_flix64_slot0_set,
  17773. Field_r_Slot_xt_flix64_slot0_set,
  17774. 0,
  17775. Field_sae4_Slot_xt_flix64_slot0_set,
  17776. Field_sae_Slot_xt_flix64_slot0_set,
  17777. Field_sal_Slot_xt_flix64_slot0_set,
  17778. Field_sargt_Slot_xt_flix64_slot0_set,
  17779. 0,
  17780. Field_sas_Slot_xt_flix64_slot0_set,
  17781. 0,
  17782. 0,
  17783. Field_thi3_Slot_xt_flix64_slot0_set,
  17784. 0,
  17785. 0,
  17786. 0,
  17787. 0,
  17788. 0,
  17789. 0,
  17790. 0,
  17791. 0,
  17792. 0,
  17793. 0,
  17794. 0,
  17795. 0,
  17796. 0,
  17797. 0,
  17798. 0,
  17799. 0,
  17800. 0,
  17801. 0,
  17802. 0,
  17803. 0,
  17804. 0,
  17805. 0,
  17806. 0,
  17807. 0,
  17808. 0,
  17809. 0,
  17810. 0,
  17811. 0,
  17812. 0,
  17813. 0,
  17814. Field_op0_xt_flix64_slot0_s3_Slot_xt_flix64_slot0_set,
  17815. Field_combined3e2c5767_fld7_Slot_xt_flix64_slot0_set,
  17816. Field_combined3e2c5767_fld8_Slot_xt_flix64_slot0_set,
  17817. Field_combined3e2c5767_fld9_Slot_xt_flix64_slot0_set,
  17818. Field_combined3e2c5767_fld11_Slot_xt_flix64_slot0_set,
  17819. Field_combined3e2c5767_fld49xt_flix64_slot0_Slot_xt_flix64_slot0_set,
  17820. 0,
  17821. 0,
  17822. 0,
  17823. 0,
  17824. 0,
  17825. 0,
  17826. 0,
  17827. 0,
  17828. 0,
  17829. 0,
  17830. 0,
  17831. 0,
  17832. 0,
  17833. 0,
  17834. 0,
  17835. 0,
  17836. 0,
  17837. 0,
  17838. 0,
  17839. 0,
  17840. 0,
  17841. 0,
  17842. 0,
  17843. 0,
  17844. 0,
  17845. 0,
  17846. 0,
  17847. 0,
  17848. 0,
  17849. 0,
  17850. 0,
  17851. 0,
  17852. 0,
  17853. 0,
  17854. 0,
  17855. 0,
  17856. 0,
  17857. 0,
  17858. 0,
  17859. 0,
  17860. 0,
  17861. 0,
  17862. 0,
  17863. 0,
  17864. 0,
  17865. 0,
  17866. 0,
  17867. 0,
  17868. 0,
  17869. 0,
  17870. 0,
  17871. 0,
  17872. 0,
  17873. 0,
  17874. 0,
  17875. 0,
  17876. 0,
  17877. 0,
  17878. 0,
  17879. 0,
  17880. 0,
  17881. Field_op0_xt_flix64_slot0_Slot_xt_flix64_slot0_set,
  17882. Implicit_Field_set,
  17883. Implicit_Field_set,
  17884. Implicit_Field_set,
  17885. Implicit_Field_set,
  17886. Implicit_Field_set,
  17887. Implicit_Field_set,
  17888. Implicit_Field_set,
  17889. Implicit_Field_set,
  17890. Implicit_Field_set,
  17891. Implicit_Field_set,
  17892. Implicit_Field_set,
  17893. Implicit_Field_set
  17894. };
  17895. static xtensa_get_field_fn
  17896. Slot_xt_flix64_slot1_get_field_fns[] = {
  17897. Field_t_Slot_xt_flix64_slot1_get,
  17898. 0,
  17899. 0,
  17900. 0,
  17901. Field_imm8_Slot_xt_flix64_slot1_get,
  17902. Field_s_Slot_xt_flix64_slot1_get,
  17903. Field_imm12b_Slot_xt_flix64_slot1_get,
  17904. 0,
  17905. 0,
  17906. 0,
  17907. Field_offset_Slot_xt_flix64_slot1_get,
  17908. 0,
  17909. 0,
  17910. Field_op2_Slot_xt_flix64_slot1_get,
  17911. Field_r_Slot_xt_flix64_slot1_get,
  17912. 0,
  17913. 0,
  17914. Field_sae_Slot_xt_flix64_slot1_get,
  17915. Field_sal_Slot_xt_flix64_slot1_get,
  17916. Field_sargt_Slot_xt_flix64_slot1_get,
  17917. 0,
  17918. 0,
  17919. 0,
  17920. 0,
  17921. 0,
  17922. 0,
  17923. 0,
  17924. 0,
  17925. 0,
  17926. 0,
  17927. 0,
  17928. 0,
  17929. 0,
  17930. 0,
  17931. 0,
  17932. 0,
  17933. 0,
  17934. 0,
  17935. 0,
  17936. 0,
  17937. 0,
  17938. 0,
  17939. 0,
  17940. 0,
  17941. 0,
  17942. 0,
  17943. 0,
  17944. 0,
  17945. 0,
  17946. 0,
  17947. 0,
  17948. 0,
  17949. 0,
  17950. 0,
  17951. 0,
  17952. 0,
  17953. 0,
  17954. 0,
  17955. 0,
  17956. 0,
  17957. 0,
  17958. Field_op0_s4_Slot_xt_flix64_slot1_get,
  17959. Field_combined3e2c5767_fld16_Slot_xt_flix64_slot1_get,
  17960. Field_combined3e2c5767_fld19xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17961. Field_combined3e2c5767_fld20xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17962. Field_combined3e2c5767_fld21xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17963. Field_combined3e2c5767_fld22xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17964. Field_combined3e2c5767_fld23xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17965. Field_combined3e2c5767_fld25xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17966. Field_combined3e2c5767_fld26xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17967. Field_combined3e2c5767_fld28xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17968. Field_combined3e2c5767_fld30xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17969. Field_combined3e2c5767_fld32xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17970. Field_combined3e2c5767_fld33xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17971. Field_combined3e2c5767_fld35xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17972. Field_combined3e2c5767_fld51xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17973. Field_combined3e2c5767_fld52xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17974. Field_combined3e2c5767_fld53xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17975. Field_combined3e2c5767_fld54xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17976. Field_combined3e2c5767_fld57xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17977. Field_combined3e2c5767_fld58xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17978. Field_combined3e2c5767_fld60xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17979. Field_combined3e2c5767_fld62xt_flix64_slot1_Slot_xt_flix64_slot1_get,
  17980. 0,
  17981. 0,
  17982. 0,
  17983. 0,
  17984. 0,
  17985. 0,
  17986. 0,
  17987. 0,
  17988. 0,
  17989. 0,
  17990. 0,
  17991. 0,
  17992. 0,
  17993. 0,
  17994. 0,
  17995. 0,
  17996. 0,
  17997. 0,
  17998. 0,
  17999. 0,
  18000. 0,
  18001. 0,
  18002. 0,
  18003. 0,
  18004. 0,
  18005. 0,
  18006. 0,
  18007. 0,
  18008. 0,
  18009. 0,
  18010. 0,
  18011. 0,
  18012. 0,
  18013. 0,
  18014. 0,
  18015. 0,
  18016. 0,
  18017. 0,
  18018. 0,
  18019. 0,
  18020. Implicit_Field_ar0_get,
  18021. Implicit_Field_ar4_get,
  18022. Implicit_Field_ar8_get,
  18023. Implicit_Field_ar12_get,
  18024. Implicit_Field_mr0_get,
  18025. Implicit_Field_mr1_get,
  18026. Implicit_Field_mr2_get,
  18027. Implicit_Field_mr3_get,
  18028. Implicit_Field_bt16_get,
  18029. Implicit_Field_bs16_get,
  18030. Implicit_Field_br16_get,
  18031. Implicit_Field_brall_get
  18032. };
  18033. static xtensa_set_field_fn
  18034. Slot_xt_flix64_slot1_set_field_fns[] = {
  18035. Field_t_Slot_xt_flix64_slot1_set,
  18036. 0,
  18037. 0,
  18038. 0,
  18039. Field_imm8_Slot_xt_flix64_slot1_set,
  18040. Field_s_Slot_xt_flix64_slot1_set,
  18041. Field_imm12b_Slot_xt_flix64_slot1_set,
  18042. 0,
  18043. 0,
  18044. 0,
  18045. Field_offset_Slot_xt_flix64_slot1_set,
  18046. 0,
  18047. 0,
  18048. Field_op2_Slot_xt_flix64_slot1_set,
  18049. Field_r_Slot_xt_flix64_slot1_set,
  18050. 0,
  18051. 0,
  18052. Field_sae_Slot_xt_flix64_slot1_set,
  18053. Field_sal_Slot_xt_flix64_slot1_set,
  18054. Field_sargt_Slot_xt_flix64_slot1_set,
  18055. 0,
  18056. 0,
  18057. 0,
  18058. 0,
  18059. 0,
  18060. 0,
  18061. 0,
  18062. 0,
  18063. 0,
  18064. 0,
  18065. 0,
  18066. 0,
  18067. 0,
  18068. 0,
  18069. 0,
  18070. 0,
  18071. 0,
  18072. 0,
  18073. 0,
  18074. 0,
  18075. 0,
  18076. 0,
  18077. 0,
  18078. 0,
  18079. 0,
  18080. 0,
  18081. 0,
  18082. 0,
  18083. 0,
  18084. 0,
  18085. 0,
  18086. 0,
  18087. 0,
  18088. 0,
  18089. 0,
  18090. 0,
  18091. 0,
  18092. 0,
  18093. 0,
  18094. 0,
  18095. 0,
  18096. Field_op0_s4_Slot_xt_flix64_slot1_set,
  18097. Field_combined3e2c5767_fld16_Slot_xt_flix64_slot1_set,
  18098. Field_combined3e2c5767_fld19xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18099. Field_combined3e2c5767_fld20xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18100. Field_combined3e2c5767_fld21xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18101. Field_combined3e2c5767_fld22xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18102. Field_combined3e2c5767_fld23xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18103. Field_combined3e2c5767_fld25xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18104. Field_combined3e2c5767_fld26xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18105. Field_combined3e2c5767_fld28xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18106. Field_combined3e2c5767_fld30xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18107. Field_combined3e2c5767_fld32xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18108. Field_combined3e2c5767_fld33xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18109. Field_combined3e2c5767_fld35xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18110. Field_combined3e2c5767_fld51xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18111. Field_combined3e2c5767_fld52xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18112. Field_combined3e2c5767_fld53xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18113. Field_combined3e2c5767_fld54xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18114. Field_combined3e2c5767_fld57xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18115. Field_combined3e2c5767_fld58xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18116. Field_combined3e2c5767_fld60xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18117. Field_combined3e2c5767_fld62xt_flix64_slot1_Slot_xt_flix64_slot1_set,
  18118. 0,
  18119. 0,
  18120. 0,
  18121. 0,
  18122. 0,
  18123. 0,
  18124. 0,
  18125. 0,
  18126. 0,
  18127. 0,
  18128. 0,
  18129. 0,
  18130. 0,
  18131. 0,
  18132. 0,
  18133. 0,
  18134. 0,
  18135. 0,
  18136. 0,
  18137. 0,
  18138. 0,
  18139. 0,
  18140. 0,
  18141. 0,
  18142. 0,
  18143. 0,
  18144. 0,
  18145. 0,
  18146. 0,
  18147. 0,
  18148. 0,
  18149. 0,
  18150. 0,
  18151. 0,
  18152. 0,
  18153. 0,
  18154. 0,
  18155. 0,
  18156. 0,
  18157. 0,
  18158. Implicit_Field_set,
  18159. Implicit_Field_set,
  18160. Implicit_Field_set,
  18161. Implicit_Field_set,
  18162. Implicit_Field_set,
  18163. Implicit_Field_set,
  18164. Implicit_Field_set,
  18165. Implicit_Field_set,
  18166. Implicit_Field_set,
  18167. Implicit_Field_set,
  18168. Implicit_Field_set,
  18169. Implicit_Field_set
  18170. };
  18171. static xtensa_get_field_fn
  18172. Slot_xt_flix64_slot2_get_field_fns[] = {
  18173. Field_t_Slot_xt_flix64_slot2_get,
  18174. 0,
  18175. 0,
  18176. 0,
  18177. 0,
  18178. Field_s_Slot_xt_flix64_slot2_get,
  18179. 0,
  18180. 0,
  18181. 0,
  18182. 0,
  18183. 0,
  18184. 0,
  18185. 0,
  18186. 0,
  18187. Field_r_Slot_xt_flix64_slot2_get,
  18188. 0,
  18189. 0,
  18190. 0,
  18191. 0,
  18192. Field_sargt_Slot_xt_flix64_slot2_get,
  18193. 0,
  18194. 0,
  18195. 0,
  18196. 0,
  18197. 0,
  18198. 0,
  18199. 0,
  18200. 0,
  18201. 0,
  18202. 0,
  18203. 0,
  18204. 0,
  18205. 0,
  18206. 0,
  18207. Field_imm7_Slot_xt_flix64_slot2_get,
  18208. 0,
  18209. 0,
  18210. 0,
  18211. 0,
  18212. 0,
  18213. 0,
  18214. 0,
  18215. 0,
  18216. 0,
  18217. 0,
  18218. 0,
  18219. 0,
  18220. 0,
  18221. 0,
  18222. 0,
  18223. 0,
  18224. 0,
  18225. 0,
  18226. 0,
  18227. 0,
  18228. 0,
  18229. 0,
  18230. 0,
  18231. 0,
  18232. 0,
  18233. 0,
  18234. 0,
  18235. 0,
  18236. 0,
  18237. 0,
  18238. 0,
  18239. 0,
  18240. 0,
  18241. 0,
  18242. 0,
  18243. 0,
  18244. 0,
  18245. 0,
  18246. 0,
  18247. 0,
  18248. 0,
  18249. 0,
  18250. 0,
  18251. 0,
  18252. 0,
  18253. 0,
  18254. 0,
  18255. 0,
  18256. Field_op0_s5_Slot_xt_flix64_slot2_get,
  18257. Field_combined3e2c5767_fld36xt_flix64_slot2_Slot_xt_flix64_slot2_get,
  18258. Field_combined3e2c5767_fld37xt_flix64_slot2_Slot_xt_flix64_slot2_get,
  18259. Field_combined3e2c5767_fld39xt_flix64_slot2_Slot_xt_flix64_slot2_get,
  18260. Field_combined3e2c5767_fld41xt_flix64_slot2_Slot_xt_flix64_slot2_get,
  18261. Field_combined3e2c5767_fld42xt_flix64_slot2_Slot_xt_flix64_slot2_get,
  18262. Field_combined3e2c5767_fld44xt_flix64_slot2_Slot_xt_flix64_slot2_get,
  18263. Field_combined3e2c5767_fld45xt_flix64_slot2_Slot_xt_flix64_slot2_get,
  18264. Field_combined3e2c5767_fld47xt_flix64_slot2_Slot_xt_flix64_slot2_get,
  18265. Field_combined3e2c5767_fld63xt_flix64_slot2_Slot_xt_flix64_slot2_get,
  18266. Field_combined3e2c5767_fld64xt_flix64_slot2_Slot_xt_flix64_slot2_get,
  18267. Field_combined3e2c5767_fld65xt_flix64_slot2_Slot_xt_flix64_slot2_get,
  18268. Field_combined3e2c5767_fld66xt_flix64_slot2_Slot_xt_flix64_slot2_get,
  18269. Field_combined3e2c5767_fld68xt_flix64_slot2_Slot_xt_flix64_slot2_get,
  18270. 0,
  18271. 0,
  18272. 0,
  18273. 0,
  18274. 0,
  18275. 0,
  18276. 0,
  18277. 0,
  18278. 0,
  18279. 0,
  18280. 0,
  18281. 0,
  18282. 0,
  18283. 0,
  18284. 0,
  18285. 0,
  18286. 0,
  18287. 0,
  18288. 0,
  18289. 0,
  18290. 0,
  18291. 0,
  18292. 0,
  18293. 0,
  18294. 0,
  18295. 0,
  18296. Implicit_Field_ar0_get,
  18297. Implicit_Field_ar4_get,
  18298. Implicit_Field_ar8_get,
  18299. Implicit_Field_ar12_get,
  18300. Implicit_Field_mr0_get,
  18301. Implicit_Field_mr1_get,
  18302. Implicit_Field_mr2_get,
  18303. Implicit_Field_mr3_get,
  18304. Implicit_Field_bt16_get,
  18305. Implicit_Field_bs16_get,
  18306. Implicit_Field_br16_get,
  18307. Implicit_Field_brall_get
  18308. };
  18309. static xtensa_set_field_fn
  18310. Slot_xt_flix64_slot2_set_field_fns[] = {
  18311. Field_t_Slot_xt_flix64_slot2_set,
  18312. 0,
  18313. 0,
  18314. 0,
  18315. 0,
  18316. Field_s_Slot_xt_flix64_slot2_set,
  18317. 0,
  18318. 0,
  18319. 0,
  18320. 0,
  18321. 0,
  18322. 0,
  18323. 0,
  18324. 0,
  18325. Field_r_Slot_xt_flix64_slot2_set,
  18326. 0,
  18327. 0,
  18328. 0,
  18329. 0,
  18330. Field_sargt_Slot_xt_flix64_slot2_set,
  18331. 0,
  18332. 0,
  18333. 0,
  18334. 0,
  18335. 0,
  18336. 0,
  18337. 0,
  18338. 0,
  18339. 0,
  18340. 0,
  18341. 0,
  18342. 0,
  18343. 0,
  18344. 0,
  18345. Field_imm7_Slot_xt_flix64_slot2_set,
  18346. 0,
  18347. 0,
  18348. 0,
  18349. 0,
  18350. 0,
  18351. 0,
  18352. 0,
  18353. 0,
  18354. 0,
  18355. 0,
  18356. 0,
  18357. 0,
  18358. 0,
  18359. 0,
  18360. 0,
  18361. 0,
  18362. 0,
  18363. 0,
  18364. 0,
  18365. 0,
  18366. 0,
  18367. 0,
  18368. 0,
  18369. 0,
  18370. 0,
  18371. 0,
  18372. 0,
  18373. 0,
  18374. 0,
  18375. 0,
  18376. 0,
  18377. 0,
  18378. 0,
  18379. 0,
  18380. 0,
  18381. 0,
  18382. 0,
  18383. 0,
  18384. 0,
  18385. 0,
  18386. 0,
  18387. 0,
  18388. 0,
  18389. 0,
  18390. 0,
  18391. 0,
  18392. 0,
  18393. 0,
  18394. Field_op0_s5_Slot_xt_flix64_slot2_set,
  18395. Field_combined3e2c5767_fld36xt_flix64_slot2_Slot_xt_flix64_slot2_set,
  18396. Field_combined3e2c5767_fld37xt_flix64_slot2_Slot_xt_flix64_slot2_set,
  18397. Field_combined3e2c5767_fld39xt_flix64_slot2_Slot_xt_flix64_slot2_set,
  18398. Field_combined3e2c5767_fld41xt_flix64_slot2_Slot_xt_flix64_slot2_set,
  18399. Field_combined3e2c5767_fld42xt_flix64_slot2_Slot_xt_flix64_slot2_set,
  18400. Field_combined3e2c5767_fld44xt_flix64_slot2_Slot_xt_flix64_slot2_set,
  18401. Field_combined3e2c5767_fld45xt_flix64_slot2_Slot_xt_flix64_slot2_set,
  18402. Field_combined3e2c5767_fld47xt_flix64_slot2_Slot_xt_flix64_slot2_set,
  18403. Field_combined3e2c5767_fld63xt_flix64_slot2_Slot_xt_flix64_slot2_set,
  18404. Field_combined3e2c5767_fld64xt_flix64_slot2_Slot_xt_flix64_slot2_set,
  18405. Field_combined3e2c5767_fld65xt_flix64_slot2_Slot_xt_flix64_slot2_set,
  18406. Field_combined3e2c5767_fld66xt_flix64_slot2_Slot_xt_flix64_slot2_set,
  18407. Field_combined3e2c5767_fld68xt_flix64_slot2_Slot_xt_flix64_slot2_set,
  18408. 0,
  18409. 0,
  18410. 0,
  18411. 0,
  18412. 0,
  18413. 0,
  18414. 0,
  18415. 0,
  18416. 0,
  18417. 0,
  18418. 0,
  18419. 0,
  18420. 0,
  18421. 0,
  18422. 0,
  18423. 0,
  18424. 0,
  18425. 0,
  18426. 0,
  18427. 0,
  18428. 0,
  18429. 0,
  18430. 0,
  18431. 0,
  18432. 0,
  18433. 0,
  18434. Implicit_Field_set,
  18435. Implicit_Field_set,
  18436. Implicit_Field_set,
  18437. Implicit_Field_set,
  18438. Implicit_Field_set,
  18439. Implicit_Field_set,
  18440. Implicit_Field_set,
  18441. Implicit_Field_set,
  18442. Implicit_Field_set,
  18443. Implicit_Field_set,
  18444. Implicit_Field_set,
  18445. Implicit_Field_set
  18446. };
  18447. static xtensa_get_field_fn
  18448. Slot_xt_flix64_slot3_get_field_fns[] = {
  18449. Field_t_Slot_xt_flix64_slot3_get,
  18450. 0,
  18451. Field_bbi_Slot_xt_flix64_slot3_get,
  18452. 0,
  18453. 0,
  18454. Field_s_Slot_xt_flix64_slot3_get,
  18455. 0,
  18456. 0,
  18457. 0,
  18458. 0,
  18459. 0,
  18460. 0,
  18461. 0,
  18462. 0,
  18463. Field_r_Slot_xt_flix64_slot3_get,
  18464. 0,
  18465. 0,
  18466. 0,
  18467. 0,
  18468. 0,
  18469. 0,
  18470. 0,
  18471. 0,
  18472. 0,
  18473. 0,
  18474. 0,
  18475. 0,
  18476. 0,
  18477. 0,
  18478. 0,
  18479. 0,
  18480. 0,
  18481. 0,
  18482. 0,
  18483. 0,
  18484. 0,
  18485. 0,
  18486. 0,
  18487. 0,
  18488. 0,
  18489. 0,
  18490. 0,
  18491. 0,
  18492. 0,
  18493. 0,
  18494. 0,
  18495. 0,
  18496. 0,
  18497. 0,
  18498. 0,
  18499. 0,
  18500. 0,
  18501. 0,
  18502. 0,
  18503. Field_xt_wbr18_imm_Slot_xt_flix64_slot3_get,
  18504. 0,
  18505. 0,
  18506. 0,
  18507. 0,
  18508. 0,
  18509. 0,
  18510. 0,
  18511. 0,
  18512. 0,
  18513. 0,
  18514. 0,
  18515. 0,
  18516. 0,
  18517. 0,
  18518. 0,
  18519. 0,
  18520. 0,
  18521. 0,
  18522. 0,
  18523. 0,
  18524. 0,
  18525. 0,
  18526. 0,
  18527. 0,
  18528. 0,
  18529. 0,
  18530. 0,
  18531. 0,
  18532. 0,
  18533. 0,
  18534. 0,
  18535. 0,
  18536. 0,
  18537. 0,
  18538. 0,
  18539. 0,
  18540. 0,
  18541. 0,
  18542. 0,
  18543. 0,
  18544. 0,
  18545. 0,
  18546. Field_op0_s6_Slot_xt_flix64_slot3_get,
  18547. Field_combined3e2c5767_fld70xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18548. Field_combined3e2c5767_fld71_Slot_xt_flix64_slot3_get,
  18549. Field_combined3e2c5767_fld72xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18550. Field_combined3e2c5767_fld73xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18551. Field_combined3e2c5767_fld74xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18552. Field_combined3e2c5767_fld75xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18553. Field_combined3e2c5767_fld76xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18554. Field_combined3e2c5767_fld77xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18555. Field_combined3e2c5767_fld78xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18556. Field_combined3e2c5767_fld79xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18557. Field_combined3e2c5767_fld80xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18558. Field_combined3e2c5767_fld81xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18559. Field_combined3e2c5767_fld82xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18560. Field_combined3e2c5767_fld83xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18561. Field_combined3e2c5767_fld84xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18562. Field_combined3e2c5767_fld85xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18563. Field_combined3e2c5767_fld86xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18564. Field_combined3e2c5767_fld87xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18565. Field_combined3e2c5767_fld88xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18566. Field_combined3e2c5767_fld89xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18567. Field_combined3e2c5767_fld90xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18568. Field_combined3e2c5767_fld91xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18569. Field_combined3e2c5767_fld92xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18570. Field_combined3e2c5767_fld93xt_flix64_slot3_Slot_xt_flix64_slot3_get,
  18571. 0,
  18572. Implicit_Field_ar0_get,
  18573. Implicit_Field_ar4_get,
  18574. Implicit_Field_ar8_get,
  18575. Implicit_Field_ar12_get,
  18576. Implicit_Field_mr0_get,
  18577. Implicit_Field_mr1_get,
  18578. Implicit_Field_mr2_get,
  18579. Implicit_Field_mr3_get,
  18580. Implicit_Field_bt16_get,
  18581. Implicit_Field_bs16_get,
  18582. Implicit_Field_br16_get,
  18583. Implicit_Field_brall_get
  18584. };
  18585. static xtensa_set_field_fn
  18586. Slot_xt_flix64_slot3_set_field_fns[] = {
  18587. Field_t_Slot_xt_flix64_slot3_set,
  18588. 0,
  18589. Field_bbi_Slot_xt_flix64_slot3_set,
  18590. 0,
  18591. 0,
  18592. Field_s_Slot_xt_flix64_slot3_set,
  18593. 0,
  18594. 0,
  18595. 0,
  18596. 0,
  18597. 0,
  18598. 0,
  18599. 0,
  18600. 0,
  18601. Field_r_Slot_xt_flix64_slot3_set,
  18602. 0,
  18603. 0,
  18604. 0,
  18605. 0,
  18606. 0,
  18607. 0,
  18608. 0,
  18609. 0,
  18610. 0,
  18611. 0,
  18612. 0,
  18613. 0,
  18614. 0,
  18615. 0,
  18616. 0,
  18617. 0,
  18618. 0,
  18619. 0,
  18620. 0,
  18621. 0,
  18622. 0,
  18623. 0,
  18624. 0,
  18625. 0,
  18626. 0,
  18627. 0,
  18628. 0,
  18629. 0,
  18630. 0,
  18631. 0,
  18632. 0,
  18633. 0,
  18634. 0,
  18635. 0,
  18636. 0,
  18637. 0,
  18638. 0,
  18639. 0,
  18640. 0,
  18641. Field_xt_wbr18_imm_Slot_xt_flix64_slot3_set,
  18642. 0,
  18643. 0,
  18644. 0,
  18645. 0,
  18646. 0,
  18647. 0,
  18648. 0,
  18649. 0,
  18650. 0,
  18651. 0,
  18652. 0,
  18653. 0,
  18654. 0,
  18655. 0,
  18656. 0,
  18657. 0,
  18658. 0,
  18659. 0,
  18660. 0,
  18661. 0,
  18662. 0,
  18663. 0,
  18664. 0,
  18665. 0,
  18666. 0,
  18667. 0,
  18668. 0,
  18669. 0,
  18670. 0,
  18671. 0,
  18672. 0,
  18673. 0,
  18674. 0,
  18675. 0,
  18676. 0,
  18677. 0,
  18678. 0,
  18679. 0,
  18680. 0,
  18681. 0,
  18682. 0,
  18683. 0,
  18684. Field_op0_s6_Slot_xt_flix64_slot3_set,
  18685. Field_combined3e2c5767_fld70xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18686. Field_combined3e2c5767_fld71_Slot_xt_flix64_slot3_set,
  18687. Field_combined3e2c5767_fld72xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18688. Field_combined3e2c5767_fld73xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18689. Field_combined3e2c5767_fld74xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18690. Field_combined3e2c5767_fld75xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18691. Field_combined3e2c5767_fld76xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18692. Field_combined3e2c5767_fld77xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18693. Field_combined3e2c5767_fld78xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18694. Field_combined3e2c5767_fld79xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18695. Field_combined3e2c5767_fld80xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18696. Field_combined3e2c5767_fld81xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18697. Field_combined3e2c5767_fld82xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18698. Field_combined3e2c5767_fld83xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18699. Field_combined3e2c5767_fld84xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18700. Field_combined3e2c5767_fld85xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18701. Field_combined3e2c5767_fld86xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18702. Field_combined3e2c5767_fld87xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18703. Field_combined3e2c5767_fld88xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18704. Field_combined3e2c5767_fld89xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18705. Field_combined3e2c5767_fld90xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18706. Field_combined3e2c5767_fld91xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18707. Field_combined3e2c5767_fld92xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18708. Field_combined3e2c5767_fld93xt_flix64_slot3_Slot_xt_flix64_slot3_set,
  18709. 0,
  18710. Implicit_Field_set,
  18711. Implicit_Field_set,
  18712. Implicit_Field_set,
  18713. Implicit_Field_set,
  18714. Implicit_Field_set,
  18715. Implicit_Field_set,
  18716. Implicit_Field_set,
  18717. Implicit_Field_set,
  18718. Implicit_Field_set,
  18719. Implicit_Field_set,
  18720. Implicit_Field_set,
  18721. Implicit_Field_set
  18722. };
  18723. static xtensa_slot_internal slots[] = {
  18724. { "Inst", "x24", 0,
  18725. Slot_x24_Format_inst_0_get, Slot_x24_Format_inst_0_set,
  18726. Slot_inst_get_field_fns, Slot_inst_set_field_fns,
  18727. Slot_inst_decode, "nop" },
  18728. { "Inst16a", "x16a", 0,
  18729. Slot_x16a_Format_inst16a_0_get, Slot_x16a_Format_inst16a_0_set,
  18730. Slot_inst16a_get_field_fns, Slot_inst16a_set_field_fns,
  18731. Slot_inst16a_decode, "" },
  18732. { "Inst16b", "x16b", 0,
  18733. Slot_x16b_Format_inst16b_0_get, Slot_x16b_Format_inst16b_0_set,
  18734. Slot_inst16b_get_field_fns, Slot_inst16b_set_field_fns,
  18735. Slot_inst16b_decode, "nop.n" },
  18736. { "xt_flix64_slot0", "xt_format1", 0,
  18737. Slot_xt_format1_Format_xt_flix64_slot0_4_get, Slot_xt_format1_Format_xt_flix64_slot0_4_set,
  18738. Slot_xt_flix64_slot0_get_field_fns, Slot_xt_flix64_slot0_set_field_fns,
  18739. Slot_xt_flix64_slot0_decode, "nop" },
  18740. { "xt_flix64_slot0", "xt_format2", 0,
  18741. Slot_xt_format2_Format_xt_flix64_slot0_4_get, Slot_xt_format2_Format_xt_flix64_slot0_4_set,
  18742. Slot_xt_flix64_slot0_get_field_fns, Slot_xt_flix64_slot0_set_field_fns,
  18743. Slot_xt_flix64_slot0_decode, "nop" },
  18744. { "xt_flix64_slot1", "xt_format1", 1,
  18745. Slot_xt_format1_Format_xt_flix64_slot1_28_get, Slot_xt_format1_Format_xt_flix64_slot1_28_set,
  18746. Slot_xt_flix64_slot1_get_field_fns, Slot_xt_flix64_slot1_set_field_fns,
  18747. Slot_xt_flix64_slot1_decode, "nop" },
  18748. { "xt_flix64_slot2", "xt_format1", 2,
  18749. Slot_xt_format1_Format_xt_flix64_slot2_48_get, Slot_xt_format1_Format_xt_flix64_slot2_48_set,
  18750. Slot_xt_flix64_slot2_get_field_fns, Slot_xt_flix64_slot2_set_field_fns,
  18751. Slot_xt_flix64_slot2_decode, "nop" },
  18752. { "xt_flix64_slot3", "xt_format2", 1,
  18753. Slot_xt_format2_Format_xt_flix64_slot3_28_get, Slot_xt_format2_Format_xt_flix64_slot3_28_set,
  18754. Slot_xt_flix64_slot3_get_field_fns, Slot_xt_flix64_slot3_set_field_fns,
  18755. Slot_xt_flix64_slot3_decode, "nop" }
  18756. };
  18757. /* Instruction formats. */
  18758. static void
  18759. Format_x24_encode (xtensa_insnbuf insn)
  18760. {
  18761. insn[0] = 0;
  18762. insn[1] = 0;
  18763. }
  18764. static void
  18765. Format_x16a_encode (xtensa_insnbuf insn)
  18766. {
  18767. insn[0] = 0x8;
  18768. insn[1] = 0;
  18769. }
  18770. static void
  18771. Format_x16b_encode (xtensa_insnbuf insn)
  18772. {
  18773. insn[0] = 0xc;
  18774. insn[1] = 0;
  18775. }
  18776. static void
  18777. Format_xt_format1_encode (xtensa_insnbuf insn)
  18778. {
  18779. insn[0] = 0xe;
  18780. insn[1] = 0;
  18781. }
  18782. static void
  18783. Format_xt_format2_encode (xtensa_insnbuf insn)
  18784. {
  18785. insn[0] = 0xf;
  18786. insn[1] = 0;
  18787. }
  18788. static int Format_x24_slots[] = { 0 };
  18789. static int Format_x16a_slots[] = { 1 };
  18790. static int Format_x16b_slots[] = { 2 };
  18791. static int Format_xt_format1_slots[] = { 3, 5, 6 };
  18792. static int Format_xt_format2_slots[] = { 4, 7 };
  18793. static xtensa_format_internal formats[] = {
  18794. { "x24", 3, Format_x24_encode, 1, Format_x24_slots },
  18795. { "x16a", 2, Format_x16a_encode, 1, Format_x16a_slots },
  18796. { "x16b", 2, Format_x16b_encode, 1, Format_x16b_slots },
  18797. { "xt_format1", 8, Format_xt_format1_encode, 3, Format_xt_format1_slots },
  18798. { "xt_format2", 8, Format_xt_format2_encode, 2, Format_xt_format2_slots }
  18799. };
  18800. static int
  18801. format_decoder (const xtensa_insnbuf insn)
  18802. {
  18803. if ((insn[0] & 0x8) == 0 && (insn[1] & 0) == 0)
  18804. return 0; /* x24 */
  18805. if ((insn[0] & 0xc) == 0x8 && (insn[1] & 0) == 0)
  18806. return 1; /* x16a */
  18807. if ((insn[0] & 0xe) == 0xc && (insn[1] & 0) == 0)
  18808. return 2; /* x16b */
  18809. if ((insn[0] & 0xf) == 0xe && (insn[1] & 0) == 0)
  18810. return 3; /* xt_format1 */
  18811. if ((insn[0] & 0xf) == 0xf && (insn[1] & 0x80000000) == 0)
  18812. return 4; /* xt_format2 */
  18813. return -1;
  18814. }
  18815. static int length_table[16] = {
  18816. 3,
  18817. 3,
  18818. 3,
  18819. 3,
  18820. 3,
  18821. 3,
  18822. 3,
  18823. 3,
  18824. 2,
  18825. 2,
  18826. 2,
  18827. 2,
  18828. 2,
  18829. 2,
  18830. 8,
  18831. 8
  18832. };
  18833. static int
  18834. length_decoder (const unsigned char *insn)
  18835. {
  18836. int op0 = insn[0] & 0xf;
  18837. return length_table[op0];
  18838. }
  18839. /* Top-level ISA structure. */
  18840. xtensa_isa_internal xtensa_modules = {
  18841. 0 /* little-endian */,
  18842. 8 /* insn_size */, 0,
  18843. 5, formats, format_decoder, length_decoder,
  18844. 8, slots,
  18845. 135 /* num_fields */,
  18846. 188, operands,
  18847. 355, iclasses,
  18848. 530, opcodes, 0,
  18849. 8, regfiles,
  18850. NUM_STATES, states, 0,
  18851. NUM_SYSREGS, sysregs, 0,
  18852. { MAX_SPECIAL_REG, MAX_USER_REG }, { 0, 0 },
  18853. 0, interfaces, 0,
  18854. 0, funcUnits, 0
  18855. };